PLL, Digital - 74HC297
PLL, Digital - 74HC297
PLL, Digital - 74HC297
DATA SHEET
For a complete data sheet, please also download:
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications The IC06 74HC/HCT/HCU/HCMOS Logic Package Information The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
Philips Semiconductors
Product specication
74HC/HCT297
components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCC and temperature variations but depends solely on accuracies of the K-clock, I/D-clock and loop propagation delays. The phase detector generates an error signal waveform that, at zero phase error, is a 50% duty factor square wave. At the limits of linear operation, the phase detector output will be either HIGH or LOW all of the time depending on the direction of the phase error (IN OUT). Within these limits the phase detector output varies linearly with the input phase error according to the gain kd, which is expressed in terms of phase detector output per cycle or phase error. The phase detector output can be defined to vary between 1 according to the relation: % HIGH % LOW phase detector output = -----------------------------------------------. 100 The output of the phase detector will be kde, where the phase error e = IN OUT. EXCLUSIVE-OR phase detectors (XORPD) and edge-controlled phase detectors (ECPD) are commonly used digital types. The ECPD is more complex than the XORPD logic function but can be described generally as a circuit that changes states on one of the transitions of its inputs. The gain (kd) for an XORPD is 4 because its output remains HIGH (XORPDOUT = 1) for a phase error of 1/4 cycle. Similarly, kd for the ECPD is 2 since its output remains HIGH for a phase error of 1/2 cycle. The type of phase detector will determine the zero-phase-error point, i.e., the phase separation of the phase detector inputs for a e defined to be zero. For the basic DPLL system of Fig.6 e = 0 when the phase detector output is a square wave. The XORPD inputs are 1/4 cycle out-of-phase for zero phase error. For the ECPD, e = 0 when the inputs are 1/2 cycle out-of-phase. The phase detector output controls the up/down input to the K-counter. The counter is clocked by input frequency Mfc, which is a multiple M of the loop centre frequency fc. When the K-counter recycles up, it generates a carry pulse. Recycling while counting down generates a borrow pulse. If the carry and the borrow outputs are conceptually combined into one output that is positive for a carry and negative for a borrow, and if the K-counter is considered as a frequency divider with the ratio Mfc/K, the output of the K-counter will equal the input frequency multiplied by the division ratio. Thus the output from the K-counter is (kdeMfc) / K.
Philips Semiconductors
Product specication
74HC/HCT297
The output of the N-counter (or the output of the phase-locked-loop) is thus: fo = fc + (kdeMfc)/2KN. If this result is compared to the equation for a first-order analog phase-locked-loop, the digital equivalent of the gain of the VCO is just Mfc/2KN or fc/K for M = 2N. Thus the simple first-order phase-locked-loop with an adjustable K-counter is the equivalent of an analog phase-locked-loop with a programmable VCO gain.
QUICK REFERENCE DATA GND = 0 V; Tamb = 25 C; tr = tf = 6 ns TYPICAL SYMBOL tPHL/ tPLH PARAMETER propagation delay I/DCP to I/DOUT A1, B to XORPDOUT B, A2 to ECPDOUT fmax maximum clock frequency KCP I/DCP CI CPD Notes 1. CPD is used to determine the dynamic power dissipation (PD in W): PD = CPD VCC2 fi + (CL VCC2 fo) where: fi = input frequency in MHz fo = output frequency in MHz (CL VCC2 fo) = sum of outputs CL = output load capacitance in pF VCC = supply voltage in V 2. For HC the condition is VI = GND to VCC For HCT the condition is VI = GND to VCC 1.5 V ORDERING INFORMATION See 74HC/HCT/HCU/HCMOS Logic Package Information. input capacitance power dissipation capacitance per package notes 1 and 2 63 41 3.5 18 68 40 3.5 19 MHz MHz pF pF CONDITIONS HC CL = 15 pF; VCC = 5 V 15 13 19 18 13 19 ns ns ns HCT UNIT
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
increment/decrement clock input (HIGH-to-LOW, edge-triggered) down/up control increment/decrement bus output ground (0 V) phase inputs EXCLUSIVE-OR phase detector output edge-controlled phase detector output positive supply voltage
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
K-COUNTER (DIGITAL CONTROL) FUNCTION TABLE D L L L L L L L L H H H H H H H H C L L L L H H H H L L L L H H H H B L L H H L L H H L L H H L L H H A L H L H L H L H L H L H L H L H MODULO (K) inhibited 23 24 25 26 27 28 29 210 211 212 213 214 215 216 217
EDGE-CONTROLLED PHASE DETECTOR TABLE A2 H or L H or L Notes 1. H = HIGH voltage level L = LOW voltage level = HIGH-to-LOW transition = LOW-to-HIGH transition B H or L H or L ECPDOUT H L no change no change
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
TEST CONDITIONS UNIT V WAVEFORMS CC (V) 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 2.0 4.5 6.0 Fig.11
tPHL/ tPLH
ns
Fig.12
tPHL/ tPLH
ns
Fig.13
tTHL/ tTLH
ns
Fig.11
tTHL/ tTLH
ns
Fig.12 and 13
tW
ns
Fig.14
tW
ns
Fig.11
tsu
ns
Fig.14
th
ns
Fig.14
fmax
MHz
Fig.14
fmax
MHz
Fig.11
September 1993
Philips Semiconductors
Product specication
74HC/HCT297
To determine ICC per input, multiply this value by the unit load coefficient shown in the table below.
AC CHARACTERISTICS FOR 74HCT GND = 0 V, tr = tf = 6 ns; CL = 50 pF Tamb (C) 74HCT SYMBOL PARAMETER min. tPHL/ tPLH tPHL/ tPLH tPHL/ tPLH tTHL/ tTLH propagation delay I/DCP to I/DOUT propagation delay A1, B to XORPDOUT propagation delay B, A2 to ECPDOUT output transition time bus driver output I/DOUT (pin 7) output transition time standard outputs XORPDOUT, ECPDOUT (pins 11, 12) clock pulse width KCP clock pulse width I/DCP set-up time D/U, ENCTR to KCP hold time D/U, ENCTR to KCP maximum clock pulse frequency KCP maximum clock pulse frequency I/DCP 16 25 24 0 30 20 +25 typ. 21 16 22 5 40 to +85 max. min. max. 35 32 44 12 44 40 55 15 40 to +125 min. max. 53 48 66 18 ns ns ns ns 4.5 4.5 4.5 4.5 Fig.11 Fig.12 Fig.13 Fig.11 UNIT V WAVEFORMS CC (V) TEST CONDITIONS
tTHL/ tTLH
15
19
22
ns
4.5
Figs 12 and 13
8 13 13 8 62 36
20 31 30 0 24 16
24 38 36 0 20 13
ns ns ns ns MHz MHz
September 1993
10
Philips Semiconductors
Product specication
74HC/HCT297
Fig.11 Waveforms showing the clock (I/DCP) to output (I/DOUT) propagation delays, the clock pulse width, output transition times and maximum clock pulse frequency.
Fig.12 Waveforms showing the phase input (B, A1) to output (XORPDOUT) propagation delays and output transition times.
September 1993
11
Philips Semiconductors
Product specication
74HC/HCT297
Fig.13 Waveforms showing the phase input (B, A2) to output (ECPDOUT) propagation delays and output transition times.
The shaded areas indicate when the input is permitted to change for predictable output performance. (1) HC : VM = 50%; VI = GND to VCC. HCT: VM = 1.3 V; VI = GND to 3 V.
Fig.14 Waveforms showing the clock (KCP) pulse width and the maximum clock pulse frequency, and the input (D/U, ENCTR) to clock (KCP) set-up and hold times.
September 1993
12
This datasheet has been download from: www.datasheetcatalog.com Datasheets for electronics components.