Analog Devices Workshop RF June14 PDF
Analog Devices Workshop RF June14 PDF
Analog Devices Workshop RF June14 PDF
LIVE DEMO
Zynq ZC706
AD-FMCOMMS2-EBZ
(AD9361)
SD
Loopback here
AD9361
(FMComms3
board)
Zynq ZC706
AD9361 Overview
Major Blocks
RX Gain (AGC)
Amp-TIA
Low Pass filter
Half Bands
Programmable FIR
Clock generation
ADC/DAC
Digital filters
RF PLL/LO
Digital interface
Enable state machine
TX Attenuation
Aux DAC/ADC and
GPOs
Analog and Digital
Correction/Calibration
Filter
Design
AD9361
OR
Custom HDL
VERIFICATION
IMPLEMENTATION
Rapid prototyping:
Demo #1 AD9361_filter_wizard
=>Open up AD9361_filter_wizard in Matlab
Design Tools
FIR
Filter Designer
MATLAB
Signal
Processing
Toolbox
Fixed-Point Designer
DSP System Toolbox
Main
Tx
Functions
Filter Chains
settxfilter9361.m
designtxfilters9361.m
Rx
Filter Chains
setrxfilter9361.m
designrxfilters9361.m
CHARACTER DEVICE
DRIVER
Kernel Area
IIO Subsystem
IIO BUFFER
IIO CORE
DEVICE DRIVER
BUS DRIVERS
Hardware
SYSFS
HARDWARE
IIO TRIGGER
control
Global
settings
Tx/Rx settings
FPGA settings
Visualization
Time
domain
Constellation
Frequency domain
Power-level
In-band close
phase noise
III order
intermodulation
distortion
Phase noise
LO leakage
Image
Noise floor
Spectrum
Constellation points
(View- lines)
EVM (clusters)
(View , Point)
TRX
Nominal
- normal (default)
Highest osr - highest over-sampling rate (osr)
Port select
Tracking
Quadrature tracking
RF DC (RF DC tracking)
BB DC ( Base Band tracking)
1M_10M_nyq.txt
o
10.txt/11.txt
o
16-QAM waveform waveform of 20Mbit rate, suggested sampling rate >= 30.72MSPS
Qpsknofilt_30M
o
Minimum Shift-keying waveform of 20Mbit rate, suggested sampling rate >= 30.72MSPS
QAM16_20M
o
Can use any sample rate for a basic IQ imbalance test waveform. The frequency that you will see
will be determined by the sample rate.
MSK_20M
o
Can use any sample rate for a 10 point sine wave, generating 1MHz tone @ 10MSPS
Sinewave_0.3
o These are Matlab files of various amplitude either for 1 or 2 channels (I&Q)
-10.5
Blocker
DC Offset
IP2
Fundamental
IP3
Conclusions:
Tx, 1 Rx
Datasheet Specs and Wide Tuning range on one board:
FMCOMMS4
Summary:
ADI General Purpose SDR Boards
Wide tuning
Range
Narrow band
Discrete
Version
AD-FMCOMMS2
AD-FMCOMMS1
Discrete
1Rx, 1Tx
400 MHz 4GHz
tuning range
200+ MHz channel
bandwidth
Available Now
AD9361 Integrated
2 x Rx, 2 x Tx
2.2 GHz 2.6GHz
tuning range
200kHz - 56 MHz
channel bandwidth
Available Now
AD-FMCOMMS3
AD9361 Integrated
2 x Rx, 2 x Tx
70 MHz 6GHz
tuning range
200kHz - 56 MHz
channel bandwidth
Available Now
AD-FMCOMMS5
AD-FMCOMMS4
AD9364 Integrated
1 x Rx, 1 x Tx
70 MHz 6GHz
tuning range
200kHz - 56 MHz
channel bandwidth
Available Now
2 x AD9361 Integrated
4 x Rx, 4 x Tx
70 MHz 6GHz tuning
range
200kHz - 56 MHz
channel bandwidth
Releasing July 2014
Power, Transceiver
Power, Transceiver,
PLL, LNA
Pre_AMP
Power, Transceiver
TX_OUT
LNA
12P0V
IN
TX2A
RX2A
12P0V
IN
12P0V
IN
AD9361
12P0V
IN
TX_IN
RX_OUT
FMCOMMS2/3/4-EBZ
Primary side
RX_IN
Power, Transceiver
Rx LNA (ADL5521)
Tx Pre-Amp (ADL5610)
POWER
RX_IN
TX1A
12P0V
OUT
Secondary side
32
RX_OUT
TX_IN
TX_OUT
FMComms3 : AD9361
PCB Component
frequency wide
turning range (70
6000 MHz)
(Close to
datasheet specs)
Tx
FPGA
Channel Attenuation
Rx
base platform
Zedboard : $395
ZC702
: $895
ZC706
: $2495
ADI
AD9361 board:
AD-FMComms2 : $750
RF Engineers evaluation system
Optimized for 2.4GHz, Meets all
datasheet specs
https://wiki.analog.com/resources/eval/user
-guides/ad-fmcomms2-ebz/quickstart/zynq
https://wiki.analog.com/resources/eval/user
-guides/ad-fmcomms2-ebz/hardware
https://wiki.analog.com/resources/eval/user
-guides/ad-fmcomms3-ebz/hardware
AD-FMComms3 : $750
Software Developers Kit
Wide tuning range (close to datasheet
specs at 70 6000 MHz tuning range)
https://ez.analog.com/welcome
package:
Schematics,
Layout,
Datasheet
Software:
Complete
HDL
Generic
Verilog, verified
on Xilinx
Design
FIR
Tools
Filter designer
(MATLAB)
System level simulation
(MATLAB/Simulink)
Summary
With MATLAB AD9361 Filter Wizard you can
Design
Easily
Examine
Quickly
filter performance
1.
2.
3.
4.
More
38
39
40
SAMPLING : ADP5054
Real-Estate Area
41mm
20mm
7mm x 7mm
41
Combine
arrangement
Doubling up to 12A!
42
0.8V to 0.85*Vin @ 6A
0.8V to 0.85*Vin @ 6A
43
Thank You
10
Q&As