Lmc555 Cmos Timer
Lmc555 Cmos Timer
Lmc555 Cmos Timer
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
3 Description
Device Information(1)
PART NUMBER
PACKAGE
2 Applications
SOIC (8)
4.90 mm 3.91 mm
VSSOP (8)
3.00 mm 3.00 mm
PDIP (8)
9.81 6.35
DSBGA (8)
Precision Timing
Pulse Generation
Sequential Timing
Time Delay Generation
Pulse Width Modulation
Pulse Position Modulation
Linear Ramp Generators
Pulse Width Modulator
LMC555
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
Table of Contents
1
2
3
4
5
6
7
8
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
4
6.1
6.2
6.3
6.4
6.5
4
4
4
4
5
4 Revision History
Changes from Revision J (March 2013) to Revision K
Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional
Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device
and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .............................. 1
Page
Page
LMC555
www.ti.com
YPB Package
8-Pin DSBGA
(Top View)
Pin Functions
PIN
SOIC, VSSOP, and
PDIP NO.
I/O
DESCRIPTION
A3
GND
B3
Trigger
Responsible for transition of the flip-flop from set to reset. The output of the
timer depends on the amplitude of the external trigger pulse applied to this pin
C3
Output
C2
Reset
Negative pulse applied to this pin to disable or reset the timer. When not used
for reset purposes, it should be connected to VCC to avoid false triggering
C1
Control
Voltage
Control voltage controls the threshold and trigger levels. It determines the pulse
width of the output waveform. An external voltage applied to this pin can also
be used to modulate the output waveform
B1
Threshold
Compares the voltage applied to the terminal with a reference voltage of 2/3
Vcc. The amplitude of voltage applied to this terminal is responsible for the set
state of the flip-flop.
A1
Discharge
Open collector output which discharges a capacitor between intervals (in phase
with output). It toggles the output from high to low when voltage reaches 2/3 of
the supply voltage
A2
V+
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings
Over operating free-air temperature range, unless otherwise noted. (1) (2) (3)
MIN
MAX
UNIT
15
(V+) + 0.3
Supply
Voltage
Input
Curent
0.3
Output
15
Output
100
mA
150
65
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
See AN-1112 (SNVA009) for DSBGA considerations.
If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
Electrostatic discharge
VALUE
UNIT
1500
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
LMC555IM
40
LMC555CM/MM/N/TP
40
NOM
MAX
UNIT
125
185
PDIP-8
1126
mW
SOIC-8
740
mW
VSSOP-8
555
mW
568
mW
8-bump DSBGA
SOIC
VSSOP
PDIP
8-BUMP DSBGA
8 PINS
8 PINS
8 PINS
8 PINS
169
225
111
220
UNIT
C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
LMC555
www.ti.com
Supply Current
VCTRL
Control Voltage
TEST CONDITIONS
MIN
VS = 1.5 V
VS = 5 V
VS = 12 V
VS = 1.5 V
VS = 5 V
VS = 12 V
0.8
2.9
7.4
TYP
MAX
UNIT
50
100
150
150
250
400
1.0
3.3
8.0
1.2
3.8
8.6
VDIS
VS = 1.5 V, IDIS = 1 mA
VS = 5 V, IDIS = 10 mA
75
150
150
300
mV
VOL
VS = 1.5 V, IO = 1 mA
VS = 5 V, IO = 8 mA
VS = 12 V, IO = 50 mA
0.2
0.3
1.0
0.4
0.6
2.0
Output Voltage
(High)
VS = 1.5 V, IO = 0.25 mA
VS = 5 V, IO = 2 mA
VS = 12 V, IO = 10 mA
1.0
4.4
10.5
1.25
4.7
11.3
VTRIG
Trigger Voltage
VS = 1.5V
VS = 12V
0.4
3.7
0.5
4.0
ITRIG
Trigger Current
VS = 5V
VRES
Reset Voltage
VS = 1.5 V
VS = 12 V
0.4
0.4
0.7
0.75
IRES
Reset Current
VS = 5 V
10
ITHRESH
Threshold Current
VS = 5 V
10
IDIS
Discharge Leakage
VS = 12 V
1.0
100
Timing Accuracy
SW 2, 4 Closed
VS = 1.5 V
VS = 5 V
VS = 12 V
1.1
1.1
1.1
1.25
1.20
1.25
VOH
V
0.6
4.3
10
(2)
0.9
1.0
1.0
V
pA
1.0
1.1
V
pA
pA
nA
ms
t/VS
VS = 5V 1 V
t/T
VS = 5 V
fA
Astable Frequency
SW 1, 3 Closed, VS = 12 V
fMAX
Maximum Frequency
3.0
MHz
tR, tF
15
ns
tPD
VS = 5 V, Measure Delay
from Trigger to Output
100
ns
(1)
(2)
4.0
0.3%
75
ppm/C
4.8
5.6
kHz
All voltages are measured with respect to the ground pin, unless otherwise specified.
If the RESET pin is to be used at temperatures of 20C and below VS is required to be 2.0 V or greater.
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
LMC555
www.ti.com
8 Detailed Description
8.1 Overview
The LMC555 is a CMOS version of the industry standard 555 series general-purpose timers. In addition to the
standard package (SOIC, VSSSOP, and PDIP) the LMC555 is also available in a chip-sized package (8-bump
DSBGA) using TIs DSBGA package technology. The LMC555 offers the same capability of generating accurate
time delays and frequencies as the LM555 but with much lower power dissipation and supply current spikes.
When operated as a one-shot, the time delay is precisely controlled by a single external resistor and capacitor. In
the stable mode, the oscillation frequency and duty cycle are accurately set by two external resistors and one
capacitor. The use of TIs LMCMOS process extends both the frequency range and the low supply capability.
The LMC555 is available in an 8-pin PDIP, SOIC, VSSOP, and 8-bump DSBGA package.
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
LMC555
www.ti.com
VCC = 5 V
TIME = 0.1 ms/Div.
RA = 9.1 k
C = 0.01 F
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
VCC = 5 V
TIME = 20 s/Div.
RA = 3.9 k
RB = 9 k
C = 0.01 F
(1)
(2)
(3)
Figure 8 may be used for quick determination of these RC Values. The duty cycle, as a fraction of total period
that the output is low, is:
(5)
10
LMC555
www.ti.com
11
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
12
(6)
LMC555
www.ti.com
where
RC equals 4.545
(7)
If R is chosen as 100 k, C = 45.4 F. The values of R = 100 k and C = 47 F was chosen based on standard
values of resistors and capacitors.
A momentary push button switch connected to ground is connected to the trigger input with a 10-k current
limiting resistor pull up to the supply voltage. When the push button is pressed, the trigger pin goes to GND. An
LED is connected to the output pin with a current limiting resistor in series from the output of the LMC555 to
GND. The reset pin is not used and was connected to the supply voltage.
9.2.3 Application Curve
The data shown in Figure 10 was collected with the circuit used in the typical applications section. The LM555
was configured in the monostable mode with a time delay of 5.17 s. The waveforms correspond to:
Top Waveform (Blue) Capacitor voltage
Middle Waveform (Purple) Trigger
Bottom Waveform (Green) Output
As the trigger pin pulses low, the capacitor voltage starts charging and the output goes high. The output goes low
as soon as the capacitor voltage reaches 2/3 of the supply voltage, which is the time delay set by the R and C
value. For this example, the time delay is 5.17 seconds.
Figure 10. Trigger, Capacitor Voltage, and Output Waveforms in Monostable Mode
13
LMC555
SNAS558K FEBRUARY 2000 REVISED JANUARY 2015
www.ti.com
11 Layout
11.1 Layout Guidelines
Standard PCB rules apply to routing the LMC555. The 0.1 F in parallel with a 1-F electrolytic capacitor should
be as close as possible to the LMC555. The capacitor used for the time delay should also be placed as close to
the discharge pin. A ground plane on the bottom layer can be used to provide better noise immunity and signal
integrity.
14
LMC555
www.ti.com
12.3 Glossary
SLYZ022 TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
15
www.ti.com
19-Mar-2015
PACKAGING INFORMATION
Orderable Device
Status
(1)
Eco Plan
Lead/Ball Finish
(2)
(6)
(3)
Op Temp (C)
Device Marking
(4/5)
LMC555CM
NRND
SOIC
95
TBD
Call TI
Call TI
-40 to 85
LMC
555CM
LMC555CM/NOPB
ACTIVE
SOIC
95
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
LMC
555CM
LMC555CMM
NRND
VSSOP
DGK
1000
TBD
Call TI
Call TI
-40 to 85
ZC5
LMC555CMM/NOPB
ACTIVE
VSSOP
DGK
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
ZC5
LMC555CMMX
NRND
VSSOP
DGK
3500
TBD
Call TI
Call TI
-40 to 85
ZC5
LMC555CMMX/NOPB
ACTIVE
VSSOP
DGK
3500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
ZC5
LMC555CMX
NRND
SOIC
2500
TBD
Call TI
Call TI
-40 to 85
LMC
555CM
LMC555CMX/NOPB
ACTIVE
SOIC
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
LMC
555CM
LMC555CN/NOPB
ACTIVE
PDIP
40
Green (RoHS
& no Sb/Br)
CU SN
Level-1-NA-UNLIM
-40 to 85
LMC
555CN
LMC555CTP/NOPB
ACTIVE
DSBGA
YPB
250
Green (RoHS
& no Sb/Br)
SNAGCU
Level-1-260C-UNLIM
-40 to 85
F
02
LMC555CTPX/NOPB
ACTIVE
DSBGA
YPB
3000
Green (RoHS
& no Sb/Br)
SNAGCU
Level-1-260C-UNLIM
-40 to 85
F
02
LMC555IM/NOPB
ACTIVE
SOIC
95
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMC
555IM
LMC555IMX/NOPB
ACTIVE
SOIC
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMC
555IM
(1)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Addendum-Page 1
Samples
www.ti.com
19-Mar-2015
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
20-Oct-2014
Device
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
LMC555CMM
VSSOP
DGK
1000
178.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMC555CMM/NOPB
VSSOP
DGK
1000
178.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMC555CMMX
VSSOP
DGK
3500
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMC555CMMX/NOPB
VSSOP
DGK
3500
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMC555CMX
SOIC
2500
330.0
12.4
6.5
5.4
2.0
8.0
12.0
Q1
LMC555CMX/NOPB
SOIC
2500
330.0
12.4
6.5
5.4
2.0
8.0
12.0
Q1
LMC555CTP/NOPB
DSBGA
YPB
250
178.0
8.4
1.5
1.5
0.66
4.0
8.0
Q1
LMC555CTPX/NOPB
DSBGA
YPB
3000
178.0
8.4
1.5
1.5
0.66
4.0
8.0
Q1
LMC555IMX/NOPB
SOIC
2500
330.0
12.4
6.5
5.4
2.0
8.0
12.0
Q1
Pack Materials-Page 1
20-Oct-2014
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMC555CMM
VSSOP
DGK
1000
210.0
185.0
35.0
LMC555CMM/NOPB
VSSOP
DGK
1000
210.0
185.0
35.0
LMC555CMMX
VSSOP
DGK
3500
367.0
367.0
35.0
LMC555CMMX/NOPB
VSSOP
DGK
3500
367.0
367.0
35.0
LMC555CMX
SOIC
2500
367.0
367.0
35.0
LMC555CMX/NOPB
SOIC
2500
367.0
367.0
35.0
LMC555CTP/NOPB
DSBGA
YPB
250
210.0
185.0
35.0
LMC555CTPX/NOPB
DSBGA
YPB
3000
210.0
185.0
35.0
LMC555IMX/NOPB
SOIC
2500
367.0
367.0
35.0
Pack Materials-Page 2
MECHANICAL DATA
YPB0008
0.50.045
TPA08XXX (Rev A)
4215100/A
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
www.ti.com
12/12
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as components) are sold subject to TIs terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TIs terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TIs goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or enhanced plastic are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
www.ti.com/automotive
Amplifiers
amplifier.ti.com
www.ti.com/communications
Data Converters
dataconverter.ti.com
www.ti.com/computers
DLP Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
www.ti.com/energy
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
www.ti.com/video
RFID
www.ti-rfid.com
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright 2015, Texas Instruments Incorporated