International Technology Roadmap For Semiconductors: 2008 Itrs Ortc
International Technology Roadmap For Semiconductors: 2008 Itrs Ortc
International Technology Roadmap For Semiconductors: 2008 Itrs Ortc
for Semiconductors
1
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
Agenda
• Moore’s Law and More
• Technology Pacing Trends Update
– Physical and Printed GL Focus
• Summary
• Backup
– Function Size, Moore’s Law on Track
– Design On-Chip Frequency
– SICAS Technology, Wafer Generation Demand Update
– Definitions
2
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
2008 ITRS Executive Summary Fig 5
[updated for 2007] [2008 –
Moore’s Law & More Update Definitions]
Functional
More Diversification (More than Moore)
than Moore: Diversification Facilitator:
Traditional Mart Graef
ORTC Models [Geometrical & Equivalent scaling]
Analog/RF
HV
Passives
HV
Passives
Sensors
Biochips
Baseline CMOS: CPU, Memory, Logic
Power Power Actuators
Miniaturization
and environment
in (SiP)
65nm g SS
ooC
Ca
Moore:
Information
annd
Scaling
32nm hige
System-on-chip hr eV
(SoC) raV
lu
22nm ael S
uey
. sSt
. eym
. s SIP “White Paper”
V
tsem
Facilitator: s A&P TWG
Alan Allan Chair: Bill Bottoms
Beyond CMOS www.itrs.net/
Facilitator: papers.html
Jim Hutchby
3
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
2007 ITRS “Moore’s Law and More”
Alternative Definition Graphic
Baseline RF HV Passives Sensors, Bio-chips,
CMOS Memory Power Actuators Fluidics
“More Moore”
“More than Moore”
Heterogeneous Integration
System on Chip (SOC) and System In Package (SIP)
bulk
planar 3D
MuGFET
MuCFET
PDSOI FDSOI
+ substrate + high µ
stressors engineering materials
DRAM ½ Pitch
FLASH Poly Silicon ½ Pitch
= DRAM Metal Pitch/2
= Flash Poly Pitch/2
MPU/ASIC M1 ½ Pitch
Poly = MPU/ASIC M1 Pitch/2
Pitch Metal
Pitch
8-16 Lines
Typical flash Typical DRAM/MPU/ASIC
Un-contacted Poly Metal Bit Line
Source: 2005 ITRS - Exec. Summary Fig 2
7
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
2008 - Unchanged
Fig 3
Production Ramp-up Model and Technology Cycle Timing
100M
Development Production 200K
10M
Volume (Parts/Month)
20K
Volume (Wafers/Month)
1M
2K
100K Alpha Beta Production
Tool Tool Tool 200
-24 -12 0 12 24
Source: 2005 ITRS - Exec. Summary Fig 3 Months
8
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
2007 ITRS Product Technology Trends - [WAS]
Half-Pitch, Gate-Length
1000.0
Before 1998
.71X/3YR
• GLphysical 2008 Update IS: 3.8yr cycle after 2007; enabled by “Equiv. Scaling”
• FEP and PIDS have proposed shifted/interpolated tables; full model redo in ‘09
• GLprinted parallel to MPU/DRAM M1 Half-Pitch; shrinking etch ratio to GLphy 10
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
ORTC Summary – 2008 Update Status
• Flash Model un-contacted poly half-pitch trend
– Unchanged 2-year cycle* through 2008/45nm, then 3-year cycle* (2014/22.5; 2020/11.25); ;
– Unchanged: Cell Design Factor; Array Efficiency; Bits/Chip
– PIDS Flash Survey Team to report status of survey data update and proposals in July meetings.
• DRAM Model stagger-contacted M1 half-pitch updated to the MPU 2.5-year cycle*
through 2010/45nm [affects 2007, 2008, 2009], then
– Unchanged 3-year cycle* beginning 2010/45nm (2016/22.5; 2022/11.25);
– Unchanged: Cell Design Factor; Array Efficiency; Bits/Chip
• DRAM function size, function density, and chip size models have been updated to
latest Product 2.5-year cycle scaling rate;
– Only 2007-2009 years affected in 2008 Table Update.
– Unchanged 2010-2022
• MPU Model M1 stagger-contact half-pitch unchanged from 2007
– 2.5-year cycle* through 2010/45nm, then 3-year cycle* (2016/22.5; 2022/11.25).
* ITRS Cycle definition = time to .5x linear scaling every two cycle periods]
11
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
ORTC Summary – 2008 Update Status (cont.)
• MPU/ASIC Low Operating Power Printed Gate Length
– TBD
• MPU/ASIC Low Standby Power Physical Gate Length [add to ORTC 1a,b]
– No Change 2007, 2008; two-year delay 2009-2011 from High Performance; one-year delay in
2012; and no delay 2013-2022.
• New 2008 “Moore’s Law and More” Working Groups and Definitions Work :
– “More Moore” (“Moore’s Law;” typically digital computing) Functional and Performance scaling is
enabled by both “Geometrical” and also “Equivalent” scaling technologies; Design “Equivalent
Scaling” to be added in 2008
– More than Moore “Functional diversification” text will be impacted (typically non-digital
sensing, interacting) system board-level migration/miniaturization is enabled by system-in-package
and system-on-chip
– “Beyond CMOS” definition will be added, focused on the Computing and Storage Logic
Switch transition and consensus options at “Ultimately Scaled CMOS”
• The average of the industry product “Moore’s Law” (2x functions/chip per 2 years) rate
forecast to continue throughout the latest 2007-2022 ITRS timeframe
• Total MOS Capacity (SICAS) growing at >16% CAGR (SICAS); new “<80nm” data
split out; and 300mm Capacity Demand has ramped to over 40% of Total MOS
• Industry Technology Capacity Demand (SICAS) – 1Q08 published status] continues on
a on 2-year cycle* rate at the leading edge.
* ITRS Cycle definition = time to .5x linear scaling every two cycle periods]
12
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
Backup
• Function Size; Moore’s Law on track
• Design Frequency (2007)
• SICAS Update (1Q08 data)
• Definitions
13
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
Figure 9[’07] ITRS Product Function Size 2008 Update:
2007 ITRS Product Function Size Trends - [NO CHANGE to MPU and Flash;
Cell Size, Logic Gate(4t) Size Small change ’07-’09 to DRAM]
1.E+01
Past ÅÆ Future
Logic Gate: NO DRAM Cell Size (u2)
Design Area
Factor Improvement
1.E+00 (Only Scaling)
MPU SRAM Cell Size
SRAM: gradual (6t)(u2)
Design Area
Factor Improvement
Cell, Logic Gate Size
DRAM - Small
1.E-01 MPU Gate Size
Adjustments
(4t)(u2)
(um2 )
In 2008
DRAM 6f2 DRAM: 6f2 is last
Pull-in to ‘06 Design Area
Factor Improvement
Flash Cell Size (u2)
1.E-02 SLC
Flash SLC
1.E+01
Bits/chip
for 1-year DRAM Bits/Chip (Gbits)
Pull-in
1.E+00
MPU GTransistors/Chip
- high-performance (hp)
Moore’s Law
DRAM
1.E-01 Bits/chip
On MPU GTransistors/Chip
1-year Track! - cost-performanc (cp)
Delay;
Average Industry
1.E-02 "Moores Law“ :
1995 2000 2005 2010 2015 2020 2025 2x Functions/chip Per 2 Years
Year of Production
Actual
History vs ITRS
On-Chip? 2005/06 ITRS ~ 8%
CAGR
2007
~4.7Ghz
~ 21%
CAGR 2007 - 2022 ITRS Range
16
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
Performance and Power Management
Enabled by “Equivalent Scaling”
D e s ig n M a x O n -C h ip C lo c k F re q u e n c y D e sig n
M a x.
In c lu d in g 2 0 0 5 IT R S a n d F in a l (A u g '0 7 ) 2 0 0 7 D e s ig n T W G F re q .
1 0 0 .0 2001
IT R S
2005/06 1 .1 7 x/ye a r
"G a p " D e la ye d (2 x/4 .5 yrs )
ITRS
b y 3 ye a rs
“WAS”
W A S /IS
in 2 0 0 5 IT R S Gamers D e sig n
“Clock-Doubling?” M a x.
F re q .
IS : D e sig n /A rch ite ctu re : re d u ctio n o f
2003
m a xim u m # 0 f in ve rte r d e la ys to fla t a t IT R S
1 2 b e g in n in g 2 0 0 7
W A S : (2 0 0 1 IT R S : fla t a t 1 6 a fte r 2 0 0 6 )
(Ghz)
1 0 .0
1 .2 9 x/ye a r E xtra p o la t
io n /In te rp
(2 x/2 .5 yrs)
o la tio n o f
2005
1 .4 1 x/ye a r W AS
(2 x/2 yrs ) New Design TWG IT R S
P ro p o sa l
2007 ITRS Final “IS”
Ave 8% CAGR F in a l M a x
O n -C h ip
P a s t < -----> F u tu re L o ca l
C lo c k
1 .0 F re q
1995 2000 2005 2010 2015 2020 2025 (A u g '0 7 )
Year
510nm
MPU/ASIC
(2.5-yr Cycle)
0.4-0.3μm
360nm
1 SIA/SICAS
Data**:
1-yr 0.3- 0.2μm
delay from 255nm
ITRS Cycle
Timing
0.2- 0.16μm
to >20% of
MOS IC 180nm
0.1 Capacity
0.16-.12μm
127nm
= 2005/06 ITRS DRAM Contacted M1 Half-Pitch Actual
= 2007 ITRS DRAM Contacted M1 Half-Pitch Target
= 2007 ITRS Flash Uncontacted Poly Half Pitch Target <0.12μm
90nm
3-Year Cycle 2-Year Cycle 3-Yr Cycle
0.01
1997 1998
1997 1998 1999
1999 2000
2000 2001 2002 2003
2001 2002 2003 2004
2004 2005
2005 2006
2006 2007
2007 ---- 2010 Note: Includes
<80nm split-out
Year
Note: The wafer production capacity data are plotted from the Semiconductor Industry Association (SIA) Semiconductor Industry Capacity (ITRS 65nm)
Statistics (SICAS) 4Q data for each year, except 2Q data for 2007. to be added
The width of each of the production capacity bar corresponds to the MOS IC production start silicon area for that range In the 2008
of the feature size (y-axis). Data are based upon capacity if fully utilized. ITRS Upcate
** Source: The data for the graphical analysis were supplied by the Semiconductor Industry Association (SIA) from their Semiconductor Industry Capacity
Statistics (SICAS). The SICAS data is collected from worldwide semiconductor manufacturers (estimated >90% of Total MOS Capacity) and published 18by the
Semiconductor Industry Association (SIA), as of August, 2007. The detailed data are available to the public online at the SIA website, http://www.sia-
online.org/pre_stat.cfm . Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
SICAS 1Q08 Update (www.sia-online.org )
MOS Capacity by Dimensions >=0.7µ
<0.3µ >=0.2µ
70%
60% <0.2µ >=0.16µ
50% <0.16µ >=0.12µ
40%
~33% ~33% <0.12µ
30%
20% <0.12µ >=0.08µ
10% 2yr Cycle
<0.08µ
~0.7x
0%
2Q 3Q 4Q 1Q 2Q 3Q 4Q 1Q 2Q 3Q 4Q 1Q
05 05 05 06 06 06 06 07 07 07 07 08
19
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
SICAS 1Q08 Update (www.sia-online.org )
MOS Capacity by Wafer-size >16% CAGR
80%
(8 inch equivalents)
70%
WSpW x1000
~18Bcm2/46%
60%
~17Bcm2/62%
50%
~16Bcm2/41%
40% < 200m
30%
20% ~6Bcm2/22% 200mm
10% 300mm
0%
2Q 3Q 4Q 1Q 2Q 3Q 4Q 1Q 2Q 3Q 4Q 1Q
20
05 05 05 06 06 06 06 07 07 07 07 08
Work in Progress – Do Not Publish ITRS 2008 Update Preparation – July, San Francisco, USA
2007 ITRS Definitions:
“More Moore” and “More than Moore”
1. Scaling (“More Moore”)
a. Geometrical (constant field) Scaling refers to the continued shrinking of
horizontal and vertical physical feature sizes of the on-chip logic and memory
storage functions in order to improve density (cost per function reduction)
and performance (speed, power) and reliability values to the applications and
end customers.
b. Equivalent Scaling which occurs in conjunction with, and also enables,
continued Geometrical Scaling, refers to 3-dimensional device structure
(“Design Factor”) Improvements plus other non-geometrical process
techniques and new materials that affect the electrical performance of the
chip.