25Q32BSIG
25Q32BSIG
25Q32BSIG
GD25Q32B
DATASHEET
1
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
Contents
1. FEATURES .........................................................................................................................................................4
6. STATUS REGISTER......................................................................................................................................... 11
2
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
8.2. INITIAL DELIVERY STATE ........................................................................................................................... 35
8.3. DATA RETENTION AND ENDURANCE ..................................................................................................... 35
8.4. LATCH UP CHARACTERISTICS ................................................................................................................. 35
8.5. ABSOLUTE MAXIMUM RATINGS ............................................................................................................... 36
8.6. CAPACITANCE MEASUREMENT CONDITIONS ..................................................................................... 36
8.7. DC CHARACTERISTICS ............................................................................................................................... 37
8.8. AC CHARACTERISTICS ............................................................................................................................... 38
9. ORDERING INFORMATION............................................................................................................................ 41
3
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
1. FEATURES
(1)
◆ Software/Hardware Write Protection ◆ Advanced security Features
-Write protect all/portion of memory via software -4*256-Byte Security Registers With OTP Lock
-Enable/Disable protection with WP# Pin
-Top or Bottom, Sector or Block selection
◆ Single Power Supply Voltage
◆ Minimum 100,000 Program/Erase Cycles -Full voltage range:2.7~3.6V
Note: 1.Please contact Gigadevice for details.
4
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
2. GENERAL DESCRIPTION
The GD25Q32B (32M-bit) Serial flash supports the standard Serial Peripheral Interface (SPI), and supports the
Dual/Quad SPI: Serial Clock, Chip Select, Serial Data I/O0 (SI), I/O1 (SO), I/O2 (WP#), and I/O3 (HOLD#). The Dual I/O
data is transferred with speed of 240Mbits/s and the Quad I/O & Quad output data is transferred with speed of
480Mbits/s.
CONNECTION DIAGRAM
SO 2 7 HOLD# SO 2 7 HOLD#
Top View Top View
WP# 3 6 SCLK WP# 3 6 SCLK
VSS 4 5 SI VSS 4 5 SI
Top View
4
NC VCC WP# HOLD# NC NC
3
NC VSS NC SI NC NC
2
NC SCLK CS# SO NC NC
1
NC NC NC NC NC NC
A B C D E F
24-BALL TFBGA
PIN DESCRIPTION
Pin Name I/O Description
CS# I Chip Select Input
SO (IO1) I/O Data Output (Data Input Output 1)
WP# (IO2) I/O Write Protect Input (Data Input Output 2)
VSS Ground
SI (IO0) I/O Data Input (Data Input Output 0)
SCLK I Serial Clock Input
HOLD# (IO3) I/O Hold Input (Data Input Output 3)
VCC Power Supply
5
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
BLOCK DIAGRAM
Status
Flash
High Voltage
HOLD#(IO3) Memory
Generators
SPI
SCLK Command &
Control Logic Page Address
Latch/Counter
CS#
6
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
3. MEMORY ORGANIZATION
GD25Q32B
Each device has Each block has Each sector has Each page has
4M 64/32K 4K 256 bytes
16K 256/128 16 - pages
1024 16/8 - - sectors
64/128 - - - blocks
7
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
4. DEVICE OPERATION
SPI Mode
Standard SPI
The GD25Q32B features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip Select (CS#),
Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are supported. Input data is latched on the
rising edge of SCLK and data shifts out on the falling edge of SCLK.
Dual SPI
The GD25Q32B supports Dual SPI operation when using the “Dual Output Fast Read” and “Dual I/O Fast Read”
(3BH and BBH) commands. These commands allow data to be transferred to or from the device at two times the rate of the
standard SPI. When using the Dual SPI command the SI and SO pins become bidirectional I/O pins: IO0 and IO1.
Quad SPI
The GD25Q32B supports Quad SPI operation when using the “Quad Output Fast Read”,” Quad I/O Fast Read”,
“Quad I/O Word Fast Read” (6BH, EBH, E7H) commands. These commands allow data to be transferred to or from the
device at four times the rate of the standard SPI. When using the Quad SPI command the SI and SO pins become
bidirectional I/O pins: IO0 and IO1, and WP# and HOLD# pins become IO2 and IO3. Quad SPI commands require the
non-volatile Quad Enable bit (QE) in Status Register to be set.
Hold
The HOLD# signal goes low to stop any serial communications with the device, but doesn’t stop the operation of write
status register, programming, or erasing in progress.
The operation of HOLD, need CS# keep low, and starts on falling edge of the HOLD# signal, with SCLK signal being
low (if SCLK is not being low, HOLD operation will not start until SCLK being low). The HOLD condition ends on rising edge
of HOLD# signal with SCLK being low (If SCLK is not being low, HOLD operation will not end until SCLK being low).
The SO is high impedance, both SI and SCLK don’t care during the HOLD operation, if CS# drives high during HOLD
operation, it will reset the internal logic of the device. To re-start communication with chip, the HOLD# must be at high and
then CS# must be at low.
Figure1. Hold Condition
CS#
SCLK
HOLD#
HOLD HOLD
8
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
5. DATA PROTECTION
9
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
10
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
6. STATUS REGISTER
S7 S6 S5 S4 S3 S2 S1 S0
SRP BP4 BP3 BP2 BP1 BP0 WEL WIP
The status and control bits of the Status Register are as follows:
WIP bit.
The Write In Progress (WIP) bit indicates whether the memory is busy in program/erase/write status register progress.
When WIP bit sets to 1, means the device is busy in program/erase/write status register progress, when WIP bit sets 0,
means the device is not in program/erase/write status register progress.
WEL bit.
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal
Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write Status Register, Program or
Erase command is accepted.
BP4, BP3, BP2, BP1, BP0 bits.
The Block Protect (BP4, BP3, BP2, BP1, BP0) bits are non-volatile. They define the size of the area to be software
protected against Program and Erase commands. These bits are written with the Write Status Register (WRSR) command.
When the Block Protect (BP4, BP3, BP2, BP1, BP0) bits are set to 1, the relevant memory area (as defined in
Table1).becomes protected against Page Program (PP), Sector Erase (SE) and Block Erase (BE) commands. The Block
Protect (BP4, BP3, BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set. The
Chip Erase (CE) command is executed, if the Block Protect (BP2, BP1, BP0) bits and CMP are all 0 or all 1.
SRP bit.
The Status Register Protect (SRP) bit is non-volatile Read/Write bits in the status register. The SRP bit controls the
method of write protection: software protection, hardware protection, power supply lock-down or one time programmable
protection.
SRP #WP Status Register Description
The Status Register can be written to after a Write Enable
0 X Software Protected
command, WEL=1.(Default)
WP#=0, the Status Register locked and can not be written to.
1 0 Hardware Protected
QE bit.
The Quad Enable (QE) bit is a non-volatile Read/Write bit in the Status Register that allows Quad operation. When
the QE bit is set to 0 (Default) the WP# pin and HOLD# pin are enable. When the QE pin is set to 1, the Quad IO2 and IO3
pins are enabled. (The QE bit should never be set to 1 during standard SPI or Dual SPI operation if the WP# or HOLD#
pins are tied directly to the power supply or ground)
LB bit.
The LB bit is a non-volatile One Time Program (OTP) bit in Status Register (S10) that provide the write protect control
11
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
and status to the Security Registers. The default state of LB is 0, the security registers are unlocked. LB can be set to 1
individually using the Write Register instruction. LB is One Time Programmable, once it’s set to 1, the Security Registers
will become read-only permanently.
CMP bit
The CMP bit is a non-volatile Read/Write bit in the Status Register (S14). It is used in conjunction the BP4-BP0 bits to
provide more flexibility for the array protection. Please see the Status registers Memory Protection table for details. The
default setting is CMP=0.
SUS bit
The SUS bit is a read only bit in the status register (S15 ) that is set to 1 after executing an Erase/Program Suspend
(75H) command. The SUS bit is cleared to 0 by Erase/Program Resume (7AH) command as well as a power-down,
power-up cycle.
12
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
7. COMMANDS DESCRIPTION
All commands, addresses and data are shifted in and out of the device, beginning with the most significant bit on the
first rising edge of SCLK after CS# is driven low. Then, the one-byte command code must be shifted in to the device, most
significant bit first on SI, each bit being latched on the rising edges of SCLK.
See Table2, every command sequence starts with a one-byte command code. Depending on the command, this
might be followed by address bytes, or by data bytes, or by both or none. CS# must be driven high after the last bit of the
command sequence has been shifted in. For the command of Read, Fast Read, Read Status Register or Release from
Deep Power-Down, and Read Device ID, the shifted-in command sequence is followed by a data-out sequence. CS# can
be driven high after any bit of the data-out sequence is being shifted out.
For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write Enable,
Write Disable or Deep Power-Down command, CS# must be driven high exactly at a byte boundary, otherwise the
command is rejected, and is not executed. That is CS# must driven high when the number of clock pulses after CS# being
driven low is an exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing will happen
and WEL will not be reset.
Table2. Commands
Command Name Byte 1 Byte 2 Byte 3 Byte 4 Byte 5 Byte 6 n-Bytes
Write Enable 06H
Write Disable 04H
Read Status Register 05H (S7-S0) (continuous)
Read Status Register-1 35H (S15-S8) (continuous)
Write Status Register 01H (S7-S0) (S15-S8)
Read Data 03H A23-A16 A15-A8 A7-A0 (D7-D0) (Next byte) (continuous)
Fast Read 0BH A23-A16 A15-A8 A7-A0 dummy (D7-D0) (continuous)
(1)
Dual Output 3BH A23-A16 A15-A8 A7-A0 dummy (D7-D0) (continuous)
Fast Read
(2) (1)
Dual I/O BBH A23-A8 A7-A0 (D7-D0) (continuous)
(2)
Fast Read M7-M0
(3)
Quad Output 6BH A23-A16 A15-A8 A7-A0 dummy (D7-D0) (continuous)
Fast Read
(5) (3)
Quad I/O EBH A23-A0 dummy (D7-D0) (continuous)
(4)
Fast Read M7-M0
(6) (3)
Quad I/O Word E7H A23-A0 dummy (D7-D0) (continuous)
(7) (4)
Fast Read M7-M0
Continuous Read Reset FFH
Page Program 02 H A23-A16 A15-A8 A7-A0 (D7-D0) Next byte
(3)
Quad Page Program 32H A23-A16 A15-A8 A7-A0 (D7-D0)
Sector Erase 20H A23-A16 A15-A8 A7-A0
Block Erase(32K) 52H A23-A16 A15-A8 A7-A0
Block Erase(64K) D8H A23-A16 A15-A8 A7-A0
Chip Erase C7/60 H
Program/Erase 75H
Suspend
Program/Erase Resume 7AH
Deep Power-Down B9H
Release From Deep ABH dummy dummy dummy (DID7- (continuous)
Power-Down, And DID0)
Read Device ID
Release From Deep ABH
Power-Down
13
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
14
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
Table of ID Definitions:
GD25Q32B
Operation Code M7-M0 ID15-ID8 ID7-ID0
9FH C8 40 16
90H C8 15
ABH 15
15
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7
SCLK
Command
SI
06H
High-Z
SO
CS#
0 1 2 3 4 5 6 7
SCLK
Command
SI
04H
High-Z
SO
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SCLK
Command
SI
05H or 35H
S7~S0 or S15~S8 out S7~S0 or S15~S8 out
SO High-Z
7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 7
MSB 16 MSB
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
SCLK
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
SCLK
17
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
SCLK
SO High-Z
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
Dummy Byte
SI 7 6 5 4 3 2 1 0
Data Out1 Data Out2
SO 7 6 5 4 3 2 1 0 7 6 5
MSB MSB
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
SCLK
SO High-Z
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
Dummy Clocks
SI 6 4 2 0 6 4 2 0 6
Data Out1 Data Out2
SO 7 5 3 1 7 5 3 1 7
MSB MSB
18
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
SCLK
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
Dummy Clocks
SI(IO0) 4 0 4 0 4 0 4 0 4
SO(IO1) 5 1 5 1 5 1 5 1 5
WP#(IO2) 6 2 6 2 6 2 6 2 6
HOLD#(IO3) 7 3 7 3 7 3 7 3 7
Byte1 Byte2 Byte3 Byte4
19
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
Mode” Reset command can be used to reset (M7-0) before issuing normal command.
Figure10. Dual I/O Fast Read Sequence Diagram (M7-0= 0XH or not AXH)
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
SCLK
Command
SI(IO0) BBH 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0
SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1
A23-16 A15-8 A7-0 M7-0
CS#
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
SCLK
SI(IO0) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6
SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7
Byte1 Byte2 Byte3 Byte4
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SCLK
6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0
7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1
A23-16 A15-8 A7-0 M7-0
CS#
15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
SCLK
SI(IO0) 6 4 2 0 6 4 2 0 6 4 2 0 6 4 2 0 6
SO(IO1) 7 5 3 1 7 5 3 1 7 5 3 1 7 5 3 1 7
Byte1 Byte2 Byte3 Byte4
20
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
SCLK
Command
SI(IO0) EBH 4 0 4 0 4 0 4 0 4 0 4 0 4
SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5
WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6
HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7
A23-16 A15-8 A7-0 M7-0 Dummy Byte1 Byte2
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SCLK
SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4
SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5
WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6
HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7
A23-16 A15-8 A7-0 M7-0 Dummy Byte1 Byte2
21
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
SCLK
Command
SI(IO0) E7H 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4
SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5
WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6
HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7
A23-16 A15-8 A7-0 M7-0 Dummy Byte1 Byte2 Byte3
Figure15. Quad I/O Word Fast Read Sequence Diagram (M7-0= AXH)
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SCLK
SI(IO0) 4 0 4 0 4 0 4 0 4 0 4 0 4 0 4
SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5
WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6
HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7
A23-16 A15-8 A7-0 M7-0 Dummy Byte1 Byte2 Byte3
22
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
SCLK
2075
2076
2078
2072
2074
2077
2079
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
SCLK
23
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
SCLK
WP#(IO2) 6 2 6 2 6 2 6 2
HOLD#(IO3) 7 3 7 3 7 3 7 3
CS#
537
539
540
542
536
538
541
543
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
SCLK
SO(IO1) 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1 5 1
WP#(IO2) 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2 6 2
HOLD#(IO3) 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3 7 3
24
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 29 30 31
SCLK
CS#
0 1 2 3 4 5 6 7 8 9 29 30 31
SCLK
25
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 29 30 31
SCLK
CS#
0 1 2 3 4 5 6 7
SCLK
Command
SI
60H or C7H
26
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 tDP
SCLK
7.19. Release from Deep Power-Down Or High Performance Mode And Read
Device ID (RDI) (ABH)
The Release from Power-Down or High Performance Mode / Device ID command is a multi-purpose command. It can be
used to release the device from the Power-Down state or High Performance Mode or obtain the devices electronic
identification (ID) number.
To release the device from the Power-Down state or High Performance Mode, the command is issued by driving the
CS# pin low, shifting the instruction code “ABH” and driving CS# high as shown in Figure23. Release from Power-Down
will take the time duration of tRES1 (See AC Characteristics) before the device will resume normal operation and other
command are accepted. The CS# pin must remain high during the tRES1 time duration.
When used only to obtain the Device ID while not in the Power-Down state, the command is initiated by driving the
CS# pin low and shifting the instruction code “ABH” followed by 3-dummy byte. The Device ID bits are then shifted out on
the falling edge of SCLK with most significant bit (MSB) first as shown in Figure23. The Device ID value for the
GD25Q32B is listed in Manufacturer and Device Identification table. The Device ID can be read continuously. The
command is completed by driving CS# high.
When used to release the device from the Power-Down state and obtain the Device ID, the command is the same
as previously described, and shown in Figure23, except that after CS# is driven high it must remain high for a time
27
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
duration of tRES2 (See AC Characteristics). After this time duration the device will resume normal operation and other
command will be accepted. If the Release from Power-Down / Device ID command is issued while an Erase, Program or
Write cycle is in process (when WIP equal 1) the command is ignored and will not have any effects on the current cycle.
Figure23. Release Power-Down or High Performance Mode Sequence Diagram
CS#
0 1 2 3 4 5 6 7 t RES1
SCLK
Command
SI
ABH
CS#
0 1 2 3 4 5 6 7 8 9 29 30 31 32 33 34 35 36 37 38
SCLK
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
SCLK
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
SI
Manufacturer ID Device ID
SO 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0
MSB MSB
28
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
SCLK
SI 9FH
Command Manufacturer ID
SO 7 6 5 4 3 2 1 0
MSB
CS#
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
SCLK
SI
SO 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0
Memory Type Capacity
MSB JDID15-JDID8 MSB JDID7-JDID0
29
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 29 30 31
SCLK
Command 3 Dummy Bytes t HPM
SI A3H 23 22 2 1 0
MSB
SO
High Performance Mode
SI(IO0) FFH
30
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 tSUS
SCLK
Command
SI
75H
High-Z
SO
Accept read command
CS#
0 1 2 3 4 5 6 7
SCLK
Command
SI
7AH
SO Resume Erase/Program
31
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 29 30 31
SCLK
32
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
SCLK
2075
2076
2078
2072
2074
2077
2079
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
SCLK
33
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
7.28. Read Security Registers (48H)
The Read Security Registers command is similar to Fast Read command. The command is followed by a 3-byte
address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of SCLK. Then the memory content,
at that address, is shifted out on SO, each bit being shifted out, at a Max frequency fC, during the falling edge of SCLK. The
first byte addressed can be at any location. The address is automatically incremented to the next higher address after each
byte of data is shifted out. Once the A9-A0 address reaches the last byte of the register (Byte 3FFH), it will reset to 000H,
the command is completed by driving CS# high.
Address A23-A16 A15-A10 A9-A0
Security Registers 00000000 000000 Address
CS#
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31
SCLK
SO High-Z
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
Dummy Byte
SI 7 6 5 4 3 2 1 0
Data Out1 Data Out2
SO 7 6 5 4 3 2 1 0 7 6 5
MSB MSB
34
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
8. ELECTRICAL CHARACTERISTICS
Vcc(max)
Program, Erase and Write command are ignored
Chip Selection is not allowed
Vcc(min)
tVSL Read command Device is fully
Reset is allowed accessible
State
VWI
tPUW
Time
150℃ 10 Years
Minimum Pattern Data Retention Time
125℃ 20 Years
Erase/Program Endurance -40 to 85℃ 100K Cycles
35
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
8.5. ABSOLUTE MAXIMUM RATINGS
Parameter Value Unit
Ambient Operating Temperature -40 to 85 ℃
Storage Temperature -65 to 150 ℃
Output Short Circuit Current 200 mA
Applied Input/Output Voltage -0.5 to 4.0 V
VCC -0.5 to 4.0 V
20ns 20ns
20ns
Vss
Vcc + 2.0V
Vss-2.0V
20ns Vcc
20ns 20ns
36
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
8.7. DC CHARACTERISTICS
(T= -40℃~85℃, VCC=2.7~3.6V)
Symbol Parameter Test Condition Min. Typ Max. Unit.
ILI Input Leakage Current ±2 μA
ILO Output Leakage Current ±2 μA
ICC1 Standby Current CS#=VCC, 1 5 μA
VIN=VCC or VSS
ICC2 Deep Power-Down Current CS#=VCC, 1 5 μA
VIN=VCC or VSS
CLK=0.1VCC / 0.9VCC
at 120MHz, 15 20 mA
Q=Open(*1 I/O)
ICC3 Operating Current (Read)
CLK=0.1VCC / 0.9VCC
at 80MHz, 13 18 mA
Q=Open(*1,*2,*4 I/O)
ICC4 Operating Current (PP) CS#=VCC 10 mA
ICC5 Operating Current(WRSR) CS#=VCC 10 mA
ICC6 Operating Current (SE) CS#=VCC 10 mA
ICC7 Operating Current (BE) CS#=VCC 10 mA
I CC8 High Performance Current 600 800 uA
VIL Input Low Voltage -0.5 0.2VCC V
VIH Input High Voltage 0.7VCC VCC+0.4 V
VOL Output Low Voltage IOL =1.6mA 0.4 V
VOH Output High Voltage IOH =-100μA VCC-0.2 V
37
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
8.8. AC CHARACTERISTICS
(T= -40℃~85℃, VCC=2.7~3.6V, CL=30pf)
Symbol Parameter Min. Typ. Max. Unit.
Serial Clock Frequency For: FAST_READ(0BH),
fC DC. 120 MHz
Dual Output(3BH)
Serial Clock Frequency For: Dual I/O(BBH),
fC1 Quad I/O(EBH), Quad Output(6BH) (Dual I/O & Quad I/O DC. 80 120 MHz
With High Performance Mode)
Serial Clock Frequency For: Dual I/O(BBH),
fC2 Quad I/O(EBH) (Dual I/O & Quad I/O Without High DC. 104 MHz
Performance Mode) , on 3.0V–3.6V power supply
Serial Clock Frequency For: Dual I/O(BBH),
fC3 Quad I/O(EBH) (Dual I/O & Quad I/O Without High DC. 80 MHz
Performance Mode) , on 2.7V–3.0V power supply
fR Serial Clock Frequency For: Read(03H) DC. 80 MHz
tCLH Serial Clock High Time 4 ns
tCLL Serial Clock Low Time 4 ns
tCLCH Serial Clock Rise Time (Slew Rate) 0.2 V/ns
tCHCL Serial Clock Fall Time (Slew Rate) 0.2 V/ns
tSLCH CS# Active Setup Time 5 ns
tCHSH CS# Active Hold Time 5 ns
tSHCH CS# Not Active Setup Time 5 ns
tCHSL CS# Not Active Hold Time 5 ns
tSHSL CS# High Time(read/write) 20 ns
tSHQZ Output Disable Time 6 ns
tCLQX Output Hold Time 1.0 ns
tDVCH Data In Setup Time 2 ns
tCHDX Data In Hold Time 2 ns
tHLCH Hold# Low Setup Time (relative to Clock) 5 ns
tHHCH Hold# High Setup Time (relative to Clock) 5 ns
tCHHL Hold# High Hold Time (relative to Clock) 5 ns
tCHHH Hold# Low Hold Time (relative to Clock) 5 ns
tHLQZ Hold# Low To High-Z Output 6 ns
tHHQX Hold# Low To Low-Z Output 6 ns
tCLQV Clock Low To Output Valid 6.5 ns
tWHSL Write Protect Setup Time Before CS# Low 20 ns
tSHWL Write Protect Hold Time After CS# High 100 ns
tDP CS# High To Deep Power-Down Mode 0.1 μs
CS# High To Standby Mode Without Electronic Signature
tRES1 0.1 μs
Read
CS# High To Standby Mode With Electronic Signature
tRES2 0.1 μs
Read
38
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
tHPM CS# High To High Performance Mode 0.2 us
tSUS CS# High To Next Command After Suspend 2 us
tW Write Status Register Cycle Time 2 15 ms
tPP Page Programming Time 0.4 2.4 ms
tSE Sector Erase Time 40 300/500(1) ms
tBE Block Erase Time(32K Bytes) 200 500/700(2) ms
tBE Block Erase Time(64K Bytes) 400 600/800(3) ms
tCE Chip Erase Time(GD25Q32B) 20 40 s
Note:
1. Max Value tSE with<50K cycles is 300ms and >50K & <100k cycles is 500ms.
2. Max Value 32KB tBE with<50K cycles is 500ms and >50K & <100k cycles is 700ms.
3. Max Value 64KB tBE with<50K cycles is 600ms and >50K & <100k cycles is 800ms.
39
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
tSHSL
CS#
SI MSB LSB
SO High-Z
CS#
tCLH tSHQZ
SCLK
tCLQV tCLQV tCLL
tCLQX tCLQX
SO LSB
SI
Least significant address bit (LIB) in
CS#
tCHHH
tHLQZ tHHQX
SO
HOLD#
40
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
9. ORDERING INFORMATION
GD XX X XX X X X X X
Packing Type
T or no mark:Tube
Y:Tray
R:Tape & Reel
Green Code
G:Pb Free & Halogen Free Green Package
P: Pb Free Only Green Package
Temperature Range
I:Industrial(-40℃ to +85℃)
Package Type
P: DIP8 300mil
S: SOP8 208mil
W: WSON8 (6*5mm)
Z: TFBGA24
Generation
A: A Version
B: B Version
C: C Version
Density
32:32Mb
Series
Q:3V, 4KB Uniform Sector, Quad I/O
Product Family
25:Serial Flash
NOTE:
1. Standard bulk shipment is in Tube. Any alternation of packing method (for Tape, Reel and Tray etc.), please
advise in advance.
41
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
8 5 θ
E1 E
L1
L
1 4
C
D
A2 A
b A1
e
Dimensions
Symbol
A A1 A2 b C D E E1 e L L1 θ
Unit
Min 0.05 1.70 0.31 0.18 5.13 7.70 5.18 0.50 1.21 0
mm Nom 0.15 1.80 0.41 0.21 5.23 7.90 5.28 1.27 0.67 1.31 5
Max 2.16 0.25 1.91 0.51 0.25 5.33 8.10 5.38 0.85 1.41 8
Min 0.002 0.067 0.012 0.007 0.202 0.303 0.204 0.020 0.048 0
Inch Nom 0.006 0.071 0.016 0.008 0.206 0.311 0.208 0.050 0.026 0.052 5
Max 0.085 0.010 0.075 0.020 0.010 0.210 0.319 0.212 0.033 0.056 8
Note:Both package length and width do not include mold flash.
42
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
4 1
E
11°
E1
R0.005xDP0.020 11° 5°
C
eB
5 8
A2
L A1
b
e
b1
Dimensions
Symbol
A1 A2 b b1 C D E E1 e eB L
Unit
Min 0.38 3.00 1.27 0.38 0.20 9.05 7.62 6.12 7.62 3.04
mm Nom 0.72 3.25 1.46 0.46 0.28 9.32 7.94 6.38 2.54 8.49 3.30
Max 1.05 3.50 1.65 0.54 0.34 9.59 8.26 6.64 9.35 3.56
Min 0.015 0.118 0.05 0.015 0.008 0.356 0.300 0.242 0.333 0.12
Inch Nom 0.028 0.128 0.058 0.018 0.011 0.367 0.313 0.252 0.1 0.345 0.13
Max 0.041 0.138 0.065 0.021 0.014 0.378 0.326 0.262 0.357 0.14
Note:Both package length and width do not include mold flash.
43
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
10.3. Package WSON8 (6*5mm)
D
A2
A1
A
Top View Side View
L D1
b 1
e E1
Bottom View
Dimensions
Symbol
A A1 A2 b D D1 E E1 e y L
Unit
Min 0.70 0.19 0.35 5.90 3.25 4.90 3.85 0.00 0.50
mm Nom 0.75 0.22 0.42 6.00 3.37 5.00 3.97 1.27 0.04 0.60
Max 0.80 0.05 0.25 0.48 6.10 3.50 5.10 4.10 0.08 0.75
Min 0.028 0.007 0.014 0.232 0.128 0.193 0.151 0.000 0.020
Inch Nom 0.030 0.009 0.016 0.236 0.133 0.197 0.156 0.05 0.001 0.024
Max 0.032 0.002 0.010 0.019 0.240 0.138 0.201 0.161 0.003 0.030
Note:Both package length and width do not include mold flash.
44
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
10.4. Package TFBGA-24BALL
1 2 3 4 4 3 2 1
A A
e
B B
C E1 C
E
D D
E E
F F
D e
Φb D1
0.10 C
A1 A2
A
C SEATING PLANE
0.10 C
Dimensions
Symbol
A A1 A2 b D D1 E E1 e
Unit
Min 0.25 0.35 5.90 7.90
mm Nom 0.30 0.85 0.40 6.00 3.00 8.00 5.00 1.00
Max 1.20 0.35 0.45 6.10 8.10
Min 0.010 0.014 0.232 0.311
Inch Nom 0.012 0.033 0.016 0.236 0.120 0.315 0.200 0.039
Max 0.047 0.014 0.018 0.240 0.319
Note:Both package length and width do not include mold flash.
45
Uniform Sector
Dual and Quad Serial Flash GD25Q32B
11. REVISION HISTORY
46