Pulse Width Reduction
Pulse Width Reduction
Pulse Width Reduction
What is the need of balanced buffers in clock path (Pulse Width Violation) ?
Balanced buffers are preferred for clock tree synthesis. If unbalanced buffers (unequal rise & fall time) are used in CTS, then
minimum pulse width violation occurs.
https://signoffsemiconductors.com/pulse-width-reduction/ 1/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
Here every buffer is taking more time to charge than to discharge. When clock signal propagates through chain of buffers, p
considerable amount as shown below. Input is set as a pulse of period 4ns with 50% duty cycle. The output of last buffer has
https://signoffsemiconductors.com/pulse-width-reduction/ 2/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
cycle is changed. ON time of the output is reduced drastically & in worst case situation this may be less than required pulse w
width). Home Services Solutions Domains Insights Careers Company
If PMOS width is increased more than NMOS width, after some value of β, fall time will be more than rise time. β ratio is still no
fall time. In this case also, output of last buffer has same period but duty cycle is changed. OFF time of the output is reduced
situation this may be less than required minimum pulse width (this can happen in negative edge triggered clock).
If balanced buffers are used instead of unbalanced buffers, pulse width violations can be avoided.
https://signoffsemiconductors.com/pulse-width-reduction/ 3/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
No pulse width violation occurs when we use balanced buffers in clock path.
https://signoffsemiconductors.com/pulse-width-reduction/ 4/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
Figure 6 shows schematic of inverter with Wp = 100nm & Wn = 300nm. These values of Wp and Wn make rise time much less
https://signoffsemiconductors.com/pulse-width-reduction/ 5/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
Figure 7 shows chain of unbalanced inverters and figure 8 shows the waveforms for schematic in figure 7.
https://signoffsemiconductors.com/pulse-width-reduction/ 6/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
If we are using unbalanced buffers in clock path then there are chances of pulse width violation at clock pins of flip-flops.
hold violation which will lead to metastability.
Let’s Talk! hr@signoffsemi.com
(Headquarter)
Bangalore-560043, India.
Yonge St Unit #
https://signoffsemiconductors.com/pulse-width-reduction/ 7/8
3/1/22, 2:36 PM Pulse Width Reduction – signoffsemiconductors
MAILBOX Thornhill, ON
Home Services Solutions Domains Insights CareersCanada
L4J 8J2 Company
https://signoffsemiconductors.com/pulse-width-reduction/ 8/8