Datasheet AP72200
Datasheet AP72200
Datasheet AP72200
2
The AP72200 features I C compatible, two-wire serial interface
consisting of a bidirectional serial-data line, SDA, and a serial-clock
line, SCL. It supports SCL clock rates up to 3.4MHz.
The AP72200 also features UVLO, OTP, and OCP to protect the
circuit. TOP VIEW
(BALLS SIDE DOWN)
This IC is available in a small 2.125mm × 1.750mm, 20 balls WLCSP
package.
Features Applications
• VIN 2.3V to 5.5V • Smartphones
• Output Voltage Range: 2.6V to 5.14V • Tablets
• 2A Continuous Output Current for VOUT=3.4V and VIN>2.9V • Portable Consumer Devices
Efficiency Up to 97%
• 2.5MHz Switching Frequency
2
• I C Interface
• Selectable MODE PFM/PWM
2
• Ultrasonic Operation Programmable through I C
• Power Good Indicator with 5MΩ Internal Pull-Up
• Adjustable Overcurrent Limit
• Fully Protected for Overcurrent, Short Circuit, Reverse Current
Protection, Overtemperature, and UVLO
• Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
• Halogen and Antimony Free. “Green” Device (Note 3)
Notes: 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated’s definitions of Halogen- and Antimony-free, "Green" and
Lead-free.
3. Halogen- and Antimony-free "Green” products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and
<1000ppm antimony compounds.
PG
SCL
MODE
SDA GND PGND
Pin Descriptions
Pin Pin Number
Function
Name 20 BALLS
VIN A1 Input supply for the logic control circuitries.
OCP program the current limit.
LOW will set the OCP threshold to 2A.
OCP A2 HIGH will set the OCP threshold to 4.3A.
2
I C can override the MODE pin.
See the register for more detail.
MODE logic input.
LOW for PFM operation.
HIGH for forced PWM.
MODE A3
There is an internal 5.5MΩ resistor from MODE and GND to set the IC in PFM if left floating.
2
I C can override the MODE pin.
See the register for more detail.
2
SDA A4 I C Data I/O.
2
SCL A5 I C Clock Input.
FB B1 Feedback Input. FB senses the output voltage and regulates it. Connect FB to VOUT.
Open drain power-good output that is pulled to GND when the output voltage is out of its regulation limits or
PG B2
during soft-start interval. Active high by default. There is an internal 5MΩ pull-up resistor to VIO.
GND B3 Analog ground that is used for control.
Enable Input. EN is a digital input that turns the regulator on or off. Drive EN high to turn on the regulator; low to
EN B4
turn it off.
2
VIO B5 Input supply for the I C and PG internal pull-up resistor.
VOUT C1, D1 Buck-Boost output.
SW2 C2, D2 Switch Node 2.
PGND C3, D3 Power Ground.
SW1 C4, D4 Switch Node 1.
Power Input. Bypass PVIN to GND with a 10µF capacitor to eliminate noise on the input to the IC. See Input
PVIN C5, D5
Capacitor.
C5, D5 Q1 Q3 C1, D1
PVIN Gate Drivers VOUT
and Anti-
Q2 Shoot Thru Q4
C3, D3
PGND
B4 EN
+ +
-
-
EN
B5
VIO VIO
Internal EN
Thermal SD
Reverse
Current
Detect
CSA
Reference
I2C A5
SCL
REF
Oscillator Register
EN
2.5MHz Control A4
SDA
A1
VIN OCP
Notes: 4. Stresses greater than the 'Absolute Maximum Ratings' specified above may cause permanent damage to the device. These are stress ratings only;
functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability may
be affected by exposure to absolute maximum rating conditions for extended periods of time.
5. Semiconductor devices are ESD sensitive and may be damaged by exposure to ESD events. Suitable ESD precautions should be taken when handling
and transporting these devices.
Note: 6. Test condition for WLSCSP: Device mounted on FR-4 substrate, four-layer PC board, 2oz copper, with minimum recommended pad layout
Note: 7. The device function is not guaranteed outside of the recommended operating conditions.
Electrical Characteristics (TA = +25°C, VIN = PVIN = EN = 3.6V, unless otherwise specified.)
Min/Max limits apply across the recommended ambient temperature range, -30°C to +85°C and input voltage range 2.3V to 5.5V.
Buck-Boost Characteristics
Symbol Parameter Test Conditions Min Typ Max Unit
IIN Shutdown Supply Current VEN = 0V — 0.3 1 µA
VEN = VIN, Non-Switching,
— 20 30 µA
EN_PD BIT = 0
PFM, VEN = VIN, VIO=0V,
— 29 45 µA
MODE=0
IIN Supply Current (Quiescent) Ultrasonic Mode, VEN = VIN,
VIO=0V, MODE=0, — 180 250 µA
BB_UMODE=1, BB_FPWM=0
PWM, VEN = VIN, VIO=0V,
— 9 15 mA
MODE=1
VIN Power On Reset Voltage Threshold,
— 2.150 2.225 2.295 V
Rising Edge
POR/UVLO Vin, Undervoltage Lock Out Threshold,
— 2.055 2.125 2.230 V
Falling Edge
Hysteresis — 50 100 150 mV
High-Side Switch On-Resistance from
RDS(ON)1 — — 25 40 mΩ
PVIN to SW1
Low-Side Switch On-Resistance from
RDS(ON)2 — — 25 40 mΩ
SW1 to PGND
High-Side Switch On-Resistance from
RDS(ON)3 — — 25 40 mΩ
SW2 to VOUT
Low-Side Switch On-Resistance from
RDS(ON)4 — — 25 40 mΩ
SW2 to PGND
RDISCHARGE VOUT Soft Discharge On-Resistance — 70 100 130 Ω
Leakage SW1 = 0V or SW2 = 0V.
Current HS Q1 or HS Q3 Leakage Current — — 1 µA
VIN=5.5V, EN=0V
SW1/SW2
OCP=0V 1.7 2.0 2.3 A
ILIMIT Positive HS Current Limit, Q1
OCP=VIN 3.9 4.3 4.7 A
IPFMPK PFM Peak Current Limit — 0.85 1.00 1.15 A
IZC Zero Cross Current Threshold — — 200 — mA
INLIMIT Negative LS Current Limit, Q2 — 1.4 2.0 2.6 A
Continuous Switching
Frequency at Both Buck and 2.1 2.5 2.9 MHz
FSW Oscillator Frequency Boost Mode
Ultrasonic Mode,
20 27 — KHz
BB_UMODE=1, BB_FPWM=0
2
I C Programmable (20mV
Output Voltage Range 2.60 — 5.14 V
step)
IOUT=0A, Address 0x04,
VOUT Default Output Voltage 3.366 3.400 3.434 V
VOUT [6:0]=0x28, MODE=1
IOUT=0A, Address 0x04,
Output Accuracy 3.349 — 3.46 V
VOUT [6:0]=0x28, MODE=0
PFM, VIN=2.3V-5.5V,
IOUT=0A, Address 0x04, — 1.3 — mV/V
VOUT [6:0]=0x28, MODE=0
Ultrasonic Mode, VIN=2.3V-
5.5V, IOUT=0A, Address 0x04,
∆VOUT/∆VIN Line Regulation — 1.7 — mV/V
VOUT [6:0]=0x28,
BB_UMODE=1, BB_FPWM=0
PWM, VIN=2.3V-5.5V,
IOUT=2A, Address 0x04, — 1 — mV/V
VOUT [6:0]=0x28, MODE=1
Note: 8. All minimum and maximum parameters compliance to the datasheet limits are assured by one or more methods: production test, characterization, and/or
design.
Note: 8. All minimum and maximum parameters compliance to the datasheet limits are assured by one or more methods: production test, characterization, and/or
design.
Efficiency (%)
70%
Efficiency (%)
60%
50% 60%
40% 50%
30%
40%
20%
30%
10%
0% 20%
0.001 0.010 0.100 1.000 10.000 0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00
Iout (A) Iout (A)
70%
Efficiency (%)
60%
50% 60%
40% 50%
30%
40%
20%
10% 30%
0% 20%
0.001 0.010 0.100 1.000 10.000 0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00
Iout (A) Iout (A)
70%
Efficiency (%)
60%
50% 60%
40% 50%
30% 40%
20%
30%
10%
0% 20%
0.001 0.010 0.100 1.000 10.000 0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00
Iout (A) Iout (A)
Vout (V)
3.4 3.40
3.39 3.39
3.38 3.38
3.37 3.37
3.36 3.36
0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00 0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00
Iout (A) Iout (A)
3.42 3.410
3.405
VOUT (V)
3.41
Vout (V)
3.40
3.400
3.395
3.39
3.390
3.38
3.385
3.37
3.380
3.36
2 2.5 3 3.5 4 4.5 5 5.5 6
0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00
Iout (A) VIN (V)
VOUT (V)
2.595 5.130
2.590 5.120
2.585 5.110
2.580 5.100
2.575 5.090
2 2.5 3 3.5 4 4.5 5 5.5 6 2 2.5 3 3.5 4 4.5 5 5.5 6
VIN (V) VIN (V)
0.12 0.3
0.1 0.25
0.08 0.2
0.06 0.15
0.04 0.1
0.02 0.05
0 0
2 2.5 3 3.5 4 4.5 5 5.5 6 -50 -30 -10 10 30 50 70 90 110
VIN (V) Temperature (◦C)
40 16
35 14
30 12
25 10
20 8
15 6
10 4
2 2.5 3 3.5 4 4.5 5 5.5 6 2 2.5 3 3.5 4 4.5 5 5.5 6
VIN (V) VIN (V)
Startup through PVIN No Load, VIN=3V Startup through PVIN 1A Load, VIN=3V Shutdown through PVIN No Load, VIN=3V
Shutdown through PVIN 1A Load, VIN=3V Startup through PVIN No Load, VIN=3.8V Startup through PVIN 1A Load, VIN=3.8V
Shutdown through PVIN No Load, VIN=3.8V Shutdown through PVIN 1A Load, VIN=3.8V Startup through PVIN No Load, VIN=5.5V
Startup through PVIN 1A Load, VIN=5.5V Shutdown through PVIN No Load, VIN=5.5V Shutdown through PVIN 1A Load, VIN=5.5V
Startup through Enable No Load, VIN=3.8V Startup through Enable 1A Load, VIN=3.8V Shutdown through Enable No Load, VIN=3.8V
Shutdown through Enable 1A Load, VIN=3.8V Short Circuit VIN=3.8V, 2A Load Short Circuit VIN=3.8V, 2A Load
Short Circuit Recovery VIN=3.8V, 2A Load Voltage Ripple (VIN=3V, IO=0A) Voltage Ripple (VIN=3V, IO=2A)
Voltage Ripple (VIN=3.8V, IO=0A) Voltage Ripple (VIN=3.8V, IO=2A) Voltage Ripple (VIN=5.5V, IO=0A)
Voltage Ripple (VIN=5.5V, Io=2A) Load Transient (VIN=3V, PFM, IO=0A to 1A) Load Transient (VIN=3V, PWM, IO=0A to 1A)
Load Transient (VIN=3.8V, PFM, IO=0A to 1A) Load Transient (VIN=3.8V, PWM, IO=0A to 1A) Load Transient (VIN=5.5V, PFM, IO=0A to 1A)
Time-100µs/div
Application Information
Buck-Boost Power Conversion
2
When the EN pin goes high, the AP72200 turns on the internal logic circuitries. Once VIN is supplied, all user registers are accessible through I C.
When EN is pulled low, the AP72200 enters shutdown mode. This event resets all registers to their default values. The AP72200 can operate in
either buck or boost mode. Refer to the functional block diagram. When the input voltage PVIN is less than output VOUT, Q1 will be on
continuously while Q2 remains off. Q3 and Q4 switch to boost the output up. When the input voltage PVIN is more than output VOUT, Q3 will be on
continuously while Q4 remains off. Q1 and Q2 switch to buck the output down. In the event when operating in conditions where PVIN is close to
VOUT, the AP72200 alternates between buck and boost mode as necessary to provide a regulated output voltage.
H-Bridge Controller
H-bridge architecture operates at 2.5MHz fixed frequency with a pulse width modulated (PWM), current-mode control scheme. This topology is in a
cascade of a boost regulator and a buck regulator using a single inductor and output capacitor. Buck, buck-boost, and boost stages are 100%
synchronous for highest efficiency in portable applications. Figure 2 shows a simplified diagram of the internal switches, external inductor, and
output capacitor.
SW1 L SW2
PVIN Q1 Q3 VOUT
COUT
Q2 Q4
In buck PWM, Switch Q3 is continuously closed and Switch Q4 is continuously open. Switches Q1 and Q2 operate as a synchronous buck
converter when in this condition. In boost PWM, Switch Q1 remains closed and Switch Q2 remains open. Switches Q3 and Q4 operate as a
synchronous boost converter when in this operation. When the input voltage is dropping close to the output voltage such that the duty cycle seen at
SW1 is more than 90%, then the regulator will switch from buck to buck-boost (where cycles will alternate between buck and boost). The AP72200
will rapidly and smoothly switch from boost-to-buck mode as needed to maintain the regulated output voltage. As the input voltage continues to
drop such that the duty cycle in boost mode is more than 10% seen at SW2, then the regulator switches to all boost operation. This behavior
provides excellent efficiency and very low output voltage ripple.
When the enhanced ultrasonic is set, this activates a unique pulse-skipping mode with a minimum switching frequency of 20kHz. An ultrasonic
pulse occurs when the regulator detects that no switching has occurred after 37µs. Once triggered, the ultrasonic pulse turned on the switch Q2
(buck mode) or Q3 (boost mode) for approximately 50ns to induce a negative inductor current. This process continues until FB drops to the
regulation point. Then the regulator waits for the next clock edge to initiate the ON time. Table 2 is the truth table for the MODE operation found in
2
I C address 0x02.
Overcurrent Protection
2
AP72200 has an OCP pin as well as an I C enable bit to adjust the threshold 2A or 4.3A. The OCP pin control setting is the condition upon POR
2
operation of the regulator and can only be overridden by the I C. The AP72200 detects the current limit on the high side, Q1, to protect the device
against overload or short-circuit conditions. The peak current in the switch is monitored cycle by cycle with comparator delay approximately 100ns
to guard against noise glitches. If the high-side Q1 current limit is reached, the high-side Q1 is turned off, and the low-side Q2 is turned on until the
switch current decreases below OC threshold. The frequency is reduced in order to protect the device from damage. The Q1 peak current limit
remains active during this state. After 17 consecutive cycles in OCP event, the regulator enters hiccup mode where all power FETs turn off and wait
for 15ms before attempting to restart.
Undervoltage Lockout
The undervoltage lockout (UVLO) feature prevents abnormal operation in the event that the supply voltage is too low to guarantee proper operation.
When the VIN voltage falls below the UVLO threshold, the regulator is disabled.
AP72200 16 of 30 July 2018
Document number: DS40869 Rev. 3 - 2 www.diodes.com © Diodes Incorporated
AP72200
Inductor Selection
An inductor with high-frequency core material (e.g., ferrite core) should be used to minimize core losses and provide good efficiency. The inductor
must be able to handle the peak switching currents without saturating. A 1µH inductor with ≥4.4A saturation current rating is recommended. Select
an inductor with low DCR to provide good efficiency. In applications where radiated noise must be minimized, a toroidal or shielded inductor can be
used.
Serial Interface
The I2C compatible 2-wire serial interface is used for regulator on/off control, setting output voltages, and other functions. See the Register Map
section for details. The I2C interface is an open-drain serial bus that consists of a bidirectional serial data line (SDA) and a serial clock line (SCL).
Pull-up resistors of 500Ω each or greater must be added from VIO to SDA and VIO to SCL. Optional 24Ω resistors in series with SDA and SCL
help protect the device inputs from high voltage spikes on the bus lines. Series resistors also minimize crosstalk and undershoot on bus lines.
System Configuration
The I2C bus is a multi-master bus. The maximum number of devices that can attach to the bus is limited by bus capacitance. Figure 3 shows an
example of a typical I2C system. A transmitter is a device on the I2C bus that sends data to the bus. A receiver is a device that receives data from
the bus. The master is a device that initiates a data transfer and generates the SCL clock signal to control the data transfer. A slave is any device
on the bus that can be addressed by the master. When the AP72200 I2C compatible interface is operating, it is a slave on I2C bus.
Bit Transfer
One data bit is transferred for each SCL clock cycle. The data on SDA must remain stable during the high portion of SCL clock pulse. Changes in
SDA while SCL is high are control signals (START and STOP conditions).
2
Figure 4 I C Bit Transfer
Acknowledge
Both I2C bus master and AP72200 (slave) generate ACKNOWLEDGE (ACK) bits when receiving data. The ACK bit is the last bit of each nine bit
data packet. To generate an ACK bit, the receiving device must pull SDA low before the rising edge of the ACK-related clock pulse (ninth SCL
pulse) and keep it low during the high period of the clock pulse. To generate a NOT ACKNOWLEDGE (nACK), the receiving device allows SDA to
be pulled high before the rising edge of the ACK-related clock pulse and leaves it high during the high period of the clock pulse. Monitoring the
ACK bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault
has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.
Slave Address
The I2C slave address of the AP72200 is shown in table below:
Clock Stretching
In general, the clock signal generation for the I2C bus is the responsibility of the master device. I2C specification allows slow slave devices to alter
the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching.
The AP72200 does not use any form of clock stretching to hold down the clock line.
Communication Speed
The AP72200 provides I2C 3.0-compatible serial interface.
• I2C revision 3-compatible serial communications channel
• 0Hz to 100kHz (Standard-mode)
• 0Hz to 400kHz (Fast-mode)
• 0Hz to 1MHz (Fast-mode Plus)
• 0Hz to 3.4MHz (High-Speed mode)
• Does not utilize I2C clock stretching
Operating in Standard-mode, Fast-mode, or Fast-mode Plus does not require any special protocols. The main consideration when changing the
bus speed through this range is the combination of the bus capacitance and pull-up resistors. Higher time constants created by the bus
capacitance and pull-up resistance (C × R) slow the bus operation. Therefore, when increasing bus speeds, the pull-up resistance must be
decreased to maintain a reasonable time constant. Refer to the Pull-up Resistor Sizing section of I2C revision 3.0 specification for detailed
guidance on the pull-up resistor selection. In general, for bus capacitances of 200pF, a 100kHz bus needs pull-up resistors of 5.6kΩ, a 400kHz
bus needs about a 1.5kΩ pull-up resistors, and a 1MHz bus needs 680Ω pull-up resistors. Note that the pull-up resistor is dissipating power when
the open-drain bus is low. Lower values of the pull-up resistors result in higher power dissipation (V2/R).
Operating in High-Speed (HS) mode requires some special considerations. For the full list of considerations, refer to the I2C 3.0 specification. The
major considerations with respect to the AP72200 are:
• The I2C bus master uses current source pull-ups to shorten the signal rise times.
• The I2C slave must use a different set of input filters on its SDA and SCL lines to accommodate for the higher bus speed.
• The communication protocols need to utilize the High-Speed master code.
At power-up or after each STOP condition, the AP72200 inputs filters are set for Standard-mode, Fast-mode, or Fast-mode Plus (i.e. 0Hz to
1MHz). Use the High-Speed master code protocols that are described in Communication Protocols section to switch the input filters for High-
Speed mode.
Communication Protocols
The AP72200 supports both writing and reading from its registers. The following sections show the I2C communication protocols.
The master may continue to issue High-Speed read/write operations until a STOP is issued. Issuing a STOP ensures that the bus input filters are
set for 1MHz or slower operation. Repeat steps 1 to 6 in the above algorithm to re-enter HS mode after a STOP has been issued.
Registers
Register reset conditions – Registers are reset when VIN = low or EN=low.
Device ID Register
ADDRESS MODE
TYPE: O RESET VALUE: N/A
0x00 R
BIT NAME POR
DESCRIPTION
7 RESERVE 0
Version
0000b: Plain
6:3 VERSION [3:0] -
0001b: -1Z
0010b: -2Z
Chip Revision History
000b: Pass1
001b: Pass2
010b: Pass3
2:0 CHIP_REV [2:0] - 011b: Pass4
100b: Pass5
101b: Pass6
110b: Pass7
111b: Pass8
Status Register
ADDRESS MODE
TYPE: O RESET VALUE: N/A
0x01 R
BIT NAME POR
DESCRIPTION
7:4 RESERVE -
0: Junction Temperature ≤ 150°C
3 TSHDN -
1: Junction Temperature ≥ 150°C
2 BB_PGn - Buck-boost PG Status
1 BB_OVP - Buck-boost OVP Status
0 BB_OCP - Buck-boost OCP Status
The status register BIT are reset automatically upon fault removal.
Configuration Register 1
ADDRESS MODE
TYPE: O RESET VALUE: 0x0E (MODE=0) or 0x0F (MODE=1)
0x02 R/W
BIT NAME POR
DESCRIPTION
7 RESERVE 0
Ultrasonic Mode Enable
0: No Ultrasonic Mode
6 BB_UMODE 0 1: Ultrasonic Mode (Fs > 20kHz)
Rising Ramp-rate Control
5 BB_RU_SR 0 0: 20mV/µs
1: 40mV/µs
Ramp-down Slew Rate Control
4 BB_RD_SR 0 0: 5mV/µs
1: 10mV/µs
Output OVP Threshold
00b: No OVP
3:2 BB_OVP_TH [1:0] 11 01b: 110% of VOUT
10b: 115% of VOUT
11b: 120% of VOUT
Output Active Discharge
1 BB_AD 1 0: Disable Acive Discharge
1: Enable Active Discharge
0 PWM Enable
0 BB_FPWM or 0: PFM
1 1: PWM
Configuration Register 2
ADDRESS MODE
TYPE: O RESET VALUE: 0x70 (OCP=0) or 0x78 (OCP=1)
0x03 R/W
BIT NAME POR
DESCRIPTION
7 RESERVE 0
0: Disable Buck-boost Output
6 BB_EN 1
1: Enable Buck-boost Output
EN Input Pull-down Resistor Enable Setting
5 EN_PD 1 0: Disable
1: Enable
0: Active Low
4 PG_POL 1
1: Active High
0 Set the Peak Overcurrent Threshold
3 OCP or 0: 2.0A
1 1: 4.3A
2:0 RESERVE 000
PCB Layout
The AP72200 works at 2A load current, heat dissipation is a major concern in layout the PCB. A 2oz Copper in both top and bottom layer is
recommended. Correct PCB layout is critical for proper operation of the AP72200. The following are some general guidelines for the recommended
layout:
1. The input and output capacitors should be positioned directly across PVIN-PGND and VOUT-PGND as close to the IC as possible to
ensure noise free operation.
2. The ground connections of the input and output capacitors should be kept as short as possible. The objective is to minimize the current
loop between the ground pads of the input and output capacitors and the PGND pins of the IC. Use via, if required, to take advantage of
a PCB ground layer underneath the regulator.
3. The analog ground pin (GND) should be connected to a large/low-noise ground plane on the top or an intermediate layer of the PCB,
away from the switching current path of PGND. This ensures a low noise signal ground reference.
ND ND
4. Fill the 2 layer with PGND. Single point connects the GND to 2 layer PGND.
5. Minimize the trace lengths on the feedback loop to avoid switching noise pick-up. Via should be avoided on the feedback loop to
minimize the effect of board parasitic, particularly during load transients.
6. The SW1 and SW2 traces should be short.
7. See figure 11 below for more detail of the recommended layout.
R3
R4
1 2 3 4 5
B FB PG GND EN VIO
C PVIN
VOUT SW1
SW2 PGND SW2
SW1 VOUT
PVIN
C2 PGND C1
L1
AP72200 xx - x
Package Packing
WLCSP-20 7 : Tape & Reel
Marking Information
(1) W-WLB2118-20
( Top View )
XX : Identification Code
Y : Year 0~9; E~M
XX W : Week : A~Z : 1~26 week;
YW X a~z : 27~52 week; z represents
52 and 53 week
X : Internal Code
W-WLB2118-20
Pin1 D
Indicator
E W-WLB2118-20
Dim Min Max Typ
A 0.59 0.69 0.64
A3 A1 0.17 0.21 0.19
A1 A2 0.45 REF
A3 0.012 0.032 0.022
A2 b 0.24 0.30 0.27
A
D 2.10 2.15 2.125
D1 1.550 1.650 1.600
D1 E 1.725 1.775 1.750
e E1 1.150 1.250 1.200
e 0.40 BSC
SD SD 0.00 BSC
SE
SE 0.20 BSC
All Dimensions in mm
E1
Øb
W-WLB2118-20
C1
C Value
Y Dimensions
(in mm)
C 0.400
C1 1.600
C2
C2 1.200
D 0.270
Y 0.200
ØD
MPORTANT NOTICE
DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT,
INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
(AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes
without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the
application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or
trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume
all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated
website, harmless against all damages.
Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and
hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or
indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.
Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings
noted herein may also be covered by one or more United States, international or foreign trademarks.
This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the
final and determinative format released by Diodes Incorporated.
LIFE SUPPORT
Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express
written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:
2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the
labeling can be reasonably expected to result in significant injury to the user.
B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the
failure of the life support device or to affect its safety or effectiveness.
Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any
use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related
information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its
representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.
www.diodes.com