BQ 25601
BQ 25601
BQ 25601
BQ25601 I2C Controlled 1-Cell 3-A Buck Battery Charger for High Input Voltage and
NVDC Power Path Management
1 Features 2 Applications
• High-efficiency, 1.5-MHz, synchronous switch- • Smartphone
mode buck charger • Mobile phone accessory
– 92% charge efficiency at 2-A from 5-V input • Medical equipment
– Optimized for USB voltage input (5 V)
3 Description
– Selectable low power pulse frequency
modulation (PFM) mode for light load The BQ25601 is a highly-integrated 3-A switch-mode
operations battery charge management and system power path
• Supports USB On-The-Go (OTG) management device for single cell Li-ion and Li-
– Boost converter with up to 1.2-A output polymer batteries. The low impedance power path
– 92% boost efficiency at 1-A output optimizes switch-mode operation efficiency, reduces
– Accurate constant current (CC) limit battery charging time, and extends battery life during
– Soft-start up to 500-µF capacitive load discharging phase. The I2C serial interface with
– Output short circuit protection charging and system settings makes the device a truly
– Low power PFM mode for light load operations flexible solution.
• Single input to support USB input and high voltage Device Information
adapters PART NUMBER PACKAGE(1) BODY SIZE (NOM)
– Support 3.9-V to 13.5-V input voltage range BQ25601 WQFN (24) 4.00 mm × 4.00 mm
with 22-V absolute maximum input voltage
rating (1) For all available packages, see the orderable addendum at
– Programmable input current limit (100 mA the end of the data sheet.
to 3.2 A with 100-mA resolution) to support
USB 2.0, USB 3.0 standards and high voltage
adaptors (IINDPM)
– Maximum power tracking by input voltage limit
up to 5.4 V (VINDPM)
– VINDPM threshold automatically tracks battery
voltage
– Auto detect USB SDP, DCP and non-standard
adaptors
• High battery discharge efficiency with 19.5-mΩ
battery discharge MOSFET
• Narrow VDC (NVDC) power path management
– Instant-on works with no battery or deeply
discharged battery Simplified Application
– Ideal diode operation in battery supplement
mode
• BATFET control to support ship mode, wake up
and full system reset
• Flexible autonomous and I2C mode for optimal
system performance
• High integration includes all MOSFETs, current
sensing and loop compensation
• High accuracy
– ±0.5% charge voltage regulation
– ±5% at 1.5-A charge current regulation
• Safety and Regulatory Approval:
– IEC 62368-1 End Equipment Standard
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
BQ25601
SLUSCK5A – MARCH 2017 – REVISED MARCH 2023 www.ti.com
Table of Contents
1 Features............................................................................1 9.5 Programming............................................................ 30
2 Applications..................................................................... 1 9.6 Register Maps...........................................................33
3 Description.......................................................................1 10 Application and Implementation................................ 44
4 Revision History.............................................................. 2 10.1 Application Information........................................... 44
5 Description (continued).................................................. 3 10.2 Typical Application.................................................. 45
6 Device Comparison Table...............................................4 11 Power Supply Recommendations..............................51
7 Pin Configuration and Functions...................................5 12 Layout...........................................................................52
8 Specifications.................................................................. 7 12.1 Layout Guidelines................................................... 52
8.1 Absolute Maximum Ratings........................................ 7 12.2 Layout Example...................................................... 52
8.2 ESD Ratings............................................................... 7 13 Device and Documentation Support..........................54
8.3 Recommended Operating Conditions.........................7 13.1 Device Support....................................................... 54
8.4 Thermal Information....................................................8 13.2 Documentation Support.......................................... 54
8.5 Electrical Characteristics.............................................8 13.3 Receiving Notification of Documentation Updates..54
8.6 Timing Requirements................................................ 13 13.4 Support Resources................................................. 54
8.7 Typical Characteristics.............................................. 14 13.5 Trademarks............................................................. 54
9 Detailed Description......................................................16 13.6 Electrostatic Discharge Caution..............................54
9.1 Overview................................................................... 16 13.7 Glossary..................................................................54
9.2 Functional Block Diagram......................................... 17 14 Mechanical, Packaging, and Orderable
9.3 Feature Description...................................................18 Information.................................................................... 55
9.4 Device Functional Modes..........................................26
4 Revision History
Changes from Revision * (March 2017) to Revision A (March 2023) Page
• Added IEC 62368-1 Feature...............................................................................................................................1
• Deleted WEBENCH throughout data sheet........................................................................................................1
• Added Section 6 ................................................................................................................................................ 4
• Deleted OVPFET_DIS = 1 from Quiescent Currents IBAT and IVBUS_HIZ Test Conditions in Section 8.5 ........... 8
• Deleted VREGN MAX values in Section 8.5 ........................................................................................................ 8
• Deleted Section 8.5 table note............................................................................................................................8
• Added Section 8.6 ........................................................................................................................................... 13
• Added last sentence to Section 9.3.3.5 ........................................................................................................... 19
• Changed Figure 9-3 .........................................................................................................................................22
• Changed Figure 9-4 .........................................................................................................................................22
• Added Figure 9-5 ............................................................................................................................................. 22
• Added Charge termination is disabled for cool and warm conditions. to third paragraph in Section 9.3.7.5 ...22
• Changed Figure 9-6 .........................................................................................................................................24
• Changed "fault" to "the timer" in last paragraph of Section 9.3.7.7 ..................................................................24
• Added Section 9.4 ........................................................................................................................................... 26
• Changed Figure 9-7 .........................................................................................................................................26
• Changed first sentence in Section 9.4.3 .......................................................................................................... 27
• Added Section 9.5 ........................................................................................................................................... 30
• Changed inclusive terminology throughout document......................................................................................30
• Changed 010 to 011 in Description in Table 9-13 ............................................................................................ 41
• Changed Power Path Management Application schematic..............................................................................45
• Added Section 10.2.1 ...................................................................................................................................... 45
• Changed > to ≤ in last paragraph in Section 10.2.2.3 ......................................................................................46
• Added Section 10.2.3 ...................................................................................................................................... 47
• Added Section 13.2.1 ...................................................................................................................................... 54
5 Description (continued)
The BQ25601 features fast charging with high input voltage support for a wide range of smartphones, tablets
and portable devices. Its input voltage and current regulation deliver maximum charging power to the battery.
It also integrates a bootstrap diode for the high-side gate drive for simplified system design. The I2C serial
interface with charging and system settings makes the device a truly flexible solution.
The device supports a wide range of input sources, including standard USB host port, USB charging port, and
USB compliant high voltage adapter. The device sets the default input current limit based on the built-in USB
interface. To set the default input current limit, the device takes the result from the detection circuit in the system,
such as USB PHY device. The device is compliant with the USB 2.0 and USB 3.0 power specs with input current
and voltage regulation. The device also meets the USB On-the-Go (OTG) operation power rating specification by
supplying 5.15 V on VBUS with a constant current limit up to 1.2 A.
The power path management regulates the system slightly above battery voltage but does not drop below the
3.5-V minimum system voltage (programmable). With this feature, the system maintains operation even when
the battery is completely depleted or removed. When the input current limit or voltage limit is reached, the
power path management automatically reduces the charge current to zero. As the system load continues to
increase, the power path discharges the battery until the system power requirement is met. This Supplement
mode prevents overloading the input source.
The device initiates and completes a charging cycle without software control. It senses battery voltage and
charges the battery in three phases: pre-conditioning, constant current, and constant voltage. At the end of
the charging cycle, the charger automatically terminates when the charge current is below a preset limit and
the battery voltage is higher than the recharge threshold. If the fully charged battery falls below the recharge
threshold, the charger automatically starts another charging cycle.
The charger provides various safety features for battery charging and system operations including:
battery negative temperature coefficient thermistor monitoring, charging safety timer, and overvoltage and
overcurrent protections. The thermal regulation reduces charge current when the junction temperature exceeds
110°C(programmable). The STAT output reports charging status and any fault conditions. Other safety features
include battery temperature sensing for charge and boost mode, thermal regulation and thermal shutdown, and
input UVLO and overvoltage protection. The VBUS_GD bit indicates if a good power source is present. The INT
output immediately notifies the host when a fault occurs.
The device also provides the QON pin for BATFET enable and reset control to exit low power ship mode or the
full system reset function.
The device is available in a 24-pin, 4 mm × 4 mm x 0.75 mm thin WQFN package .
REGN
VBUS
BTST
PMID
SW
SW
24
23
22
21
20
19
VAC 1 18 GND
PSEL 2 17 GND
PG 3 Thermal 16 SYS
Pad
STAT 4 15 SYS
SCL 5 14 BAT
SDA 6 13 BAT
7 8 9 10 11 12
INT
NC
CE
NC
TS
QON
(Not to scale)
PWM high side driver positive supply. Internally, the BTST pin is connected to the cathode of the boost-strap diode.
BTST 21 P
Connect the 0.047-μF bootstrap capacitor from SW to BTST.
CE 9 DI Charge enable pin. When this pin is driven low, battery charging is enabled.
17
GND P Ground.
18
Open-drain interrupt Output. Connect the INT to a logic rail through 10-kΩ resistor. The INT pin sends an active low,
INT 7 DO
256-µs pulse to host to report charger device status and fault.
8
NC — No Connect. Keep the pins float.
10
Open drain active low power good indicator. Connect to the pull up rail through 10-kΩ resistor. LOW indicates a
PG 3 DO good input source if the input voltage is between UVLO and ACOV, above SLEEP mode threshold, and current limit
is above 30 mA.
Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Put 10 μF ceramic
PMID 23 DO
capacitor on PMID to GND.
Power source selection input. Set 500 mA input current limit by pulling this pin high and set 2.4A input current limit
PSEL 2 DI by pulling this pin low. Once the device gets into host mode, the host can program different input current limits to
IINDPM register.
BATFET enable/reset control input. When BATFET is in ship mode, a logic low of tSHIPMODE duration turns on
BATFET to exit shipping mode. When VBUS is not plugged in, a logic low of tQON_RST (minimum 8 s) duration
QON 12 DI
resets SYS (system power) by turning BATFET off for tBATFET_RST (minimum 250 ms) and then re-enable BATFET to
provide full system power reset. The pin contains an internal 200-kΩ pull-up to maintain default high logic.
LSFET driver and internal supply output. Internally, REGN is connected to the anode of the boost-strap diode.
REGN 22 P Connect a 4.7-μF (10-V rating) ceramic capacitor from REGN to GND. The capacitor should be placed close to the
IC.
SCL 5 DI I2C interface clock. Connect SCL to the logic rail through a 10-kΩ resistor.
SDA 6 DIO I2C interface data. Connect SDA to the logic rail through a 10-kΩ resistor.
Temperature qualification voltage input to support JEITA profile. Connect a negative temperature coefficient
thermistor. Program temperature window with a resistor divider from REGN to TS to GND. Charge suspends when
TS 11 AI
TS pin is out of range. When TS pin is not used, connect a 10-kΩ resistor from REGN to TS and connect a 10-kΩ
resistor from TS to GND. It is recommended to use a 103AT-2 thermistor.
VAC 1 AI Charge input voltage sense. This pin must be connected to VBUS pin.
Charger input. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID
VBUS 24 P
pins. Place a 1-uF ceramic capacitor from VBUS to GND close to device.
Thermal pad and ground reference. This pad is ground reference for the device and it is also the thermal pad used
Thermal Pad — P to conduct heat from the device. This pad should be tied externally to a ground plane through PCB vias under the
pad.
(1) AI = Analog input, AO = Analog Output, AIO = Analog input Output, DI = Digital input, DO = Digital Output, DIO = Digital input Output,
P = Power
8 Specifications
(1) Stresses beyond those listed under Absolute maximum Ratings may cause permanent damage to the device. These are stress
ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under
Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device
reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.
(2) VBUS is specified up to 22 V for a maximum of one hour at room temperature
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) The inherent switching noise voltage spikes should not exceed the absolute maximum voltage rating on either the BTST or SW pins. A
tight layout minimizes switching noise.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
95 95
90
Charge Efficiency (%)
90
Efficiency (%)
85
85
80
80
75
75
70 VBUS Voltage
5V VBAT = 3.2 V
65 9V 70 VBAT = 3.8 V
12 V VBAT = 4.1 V
60 65
0 0.5 1 1.5 2 2.5 3 0.2 0.4 0.6 0.8 1 1.2 1.4
Charge Current (A) D001
OTG Current (A) D001
5 4
Charge Current Accuracy (%)
OTG Output Voltage (V)
2
4
0
3
-2
2
-4
1 -6
0 -8
0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3
Output Current (A) D001
Charge Current (A) D001
4.4
SYSMIN Voltage (V)
3.75
3.7 4.3
3.65
4.2
3.6
4.1
3.55
3.5 4
-40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 5 20 35 50 65 80 95 110 125
Junction Temperature (°C) D001 Junction Temperature (°C) D001
Figure 8-5. SYS_MIN Voltage vs. Junction Temperature Figure 8-6. BATREG Charge Voltage vs. Junction Temperature
1.75 1.4
1.75
Charge Current (A)
1.5
1.25
0.75
0.5
0.25 110 °C
90 °C
0
55 65 75 85 95 105 115 125 135
Junction Temperature (°C) D001
9 Detailed Description
9.1 Overview
The BQ25601 is a highly integrated 3.0-A switch-mode battery charger for single cell Li-ion and Li-polymer
batteries. It includes an input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-
side switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate
drive.
VBUS PMID
VVBUS_UVLOZ RBFET (Q1)
+ UVLO
VVBUS
IIN ± Q1 Gate
VBAT + VSLEEP Control
+ SLEEP EN_REGN REGN
VVBUS
± REGN
EN_HIZ LDO
VVBUS
+ ACOV
VVAC_OV
±
FBO BTST
VVBUS
+ VBUS_OVP_BOOST
VOTG_OVP
±
IQ2
+ Q2_UCP_BOOST
VOTG_HSZCP
VVBUS ±
± HSFET (Q2)
VINDPM IQ3
+ Q3_OCP_BOOST SW
+
VOTG_BAT
IIN ± CONVERTER
+ REGN
Control
IINDPM BAT
± + BATOVP
IC TJ 104% × V BAT_REG LSFET (Q3) PGND
+ ±
TREG BAT ILSFET_UCP IQ2
± + + UCP Q2_OCP +
SYS IQ3 IHSFET_OCP
VBAT_REG
± ± ± ±
VSYSMIN VBTST - VSW
ICHG EN_HIZ
+ + REFRESH +
EN_CHARGE VBTST_REFRESH
ICHG_REG
± EN_BOOST ±
SYS
ICHG
VBAT_REG
ICHG_REG Q4 Gate BATFET
Control (Q4)
IBADSRC BAT
REF BAD_SRC +
DAC IDC
Converter ±
Control State IC TJ
Machine TSHUT +
TSHUT
±
BAT
BAT_GD +
VQON
Input VBATGD
Source ±
Detection USB
PSEL Adapter VREG -VRECHG
RECHRG +
BAT
± /QON
INT ICHG
TERMINATION +
ITERM
±
CHARGE VBATLOWV
STAT / CONTROL BATLOWV +
IMON STATE BAT
MACHINE ± BQ25601
VSHORT
BATSHORT +
/PG I2C BAT
Interface ± Battery
SUSPEND
Sensing TS
Thermistor
After input source type detection is completed, an INT pulse is asserted to the host. in addition, the following
registers and pin are changed:
1. Input Current Limit (IINDPM) register is changed to set current limit
2. PG_STAT bit is set
3. VBUS_STAT bit is updated to indicate USB or other input source
The host can overwrite IINDPM register to change the input current limit if needed. The charger input current is
always limited by the IINDPM register.
9.3.3.3.1 PSEL Pins Sets Input Current Limit in BQ25601
The BQ25601 has PSEL pin for input current limit setting to interface with USB PHY. It directly takes the USB
PHY device output to decide whether the input is USB host or charging port. When the device operates in
host-control mode, the host needs to IINDET_EN bit to read the PSEL value and update the IINDPM register.
When the device is in default mode, PSEL value updates IINDPM in real time.
Table 9-1. Input Current Limit Setting from PSEL
INPUT CURRENT LIMIT
INPUT DETECTION PSEL PIN VBUS_STAT
(ILIM)
USB SDP High 500 mA 001
Adapter Low 2.4A 011
During boost mode, the status register VBUS_STAT bits is set to 111, the VBUS output is 5.15 V and the output
current can reach up to 1.2 A , selected through I2C (BOOST_LIM bit). The boost output is maintained when
BAT is above VOTG_BAT threshold.
When OTG is enabled, the device starts up with PFM and later transits to PWM to minimize the overshoot. The
PFM_DIS bit can be used to prevent PFM operation in either buck or boost configuration.
9.3.5 Host Mode and Standalone Power Management
9.3.5.1 Host Mode and Default Mode in BQ25601
The BQ25601 is a host controlled charger, but it can operate in default mode without host management. in
default mode, the device can be used as an autonomous charger with no host or while host is in sleep mode.
When the charger is in default mode, WATCHDOG_FAULT bit is HIGH. When the charger is in host mode,
WATCHDOG_FAULT bit is LOW.
After power-on-reset, the device starts in default mode with watchdog timer expired, or default mode. All the
registers are in the default settings. During default mode, any change on PSEL pin will make real time IINDPM
register changes.
In default mode, the device keeps charging the battery with default 10-hour fast charging safety timer. At the end
of the 10-hour, the charging is stopped and the buck converter continues to operate to supply system load.
Writing a 1 to the WD_RST bit transitions the charger from default mode to host mode. All the device parameters
can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by
writing 1 to WD_RST bit before the watchdog timer expires (WATCHDOG_FAULT bit is set), or disable watchdog
timer by setting WATCHDOG bits = 00.
When the watchdog timer expires (WATCHDOG_FAULT bit = 1), the device returns to default mode and
all registers are reset to default values except IINDPM, VINDPM, BATFET_RST_EN, BATFET_DLY, and
BATFET_DIS bits.
POR
watchdog timer expired
Reset registers
I2C interface enabled
Y Host Mode
I2C Write? Start watchdog timer
Host programs registers
Default Mode Y
Reset watchdog timer WD_RST bit = 1?
Reset selective registers
N Y
I2C Write? Y N
Watchdog Timer
Expired?
A new charge cycle starts when the following conditions are valid:
• Converter starts
• Battery charging is enabled (CHG_CONFIG bit = 1 and ICHG register is not 0 mA and CE is low)
• No thermistor fault on TS
• No safety timer fault
• BATFET is not forced to turn off (BATFET_DIS bit = 0)
The charger device automatically terminates the charging cycle when the charging current is below termination
threshold, battery voltage is above recharge threshold, and device not is in DPM mode or thermal regulation.
When a fully charged battery is discharged below recharge threshold (selectable through VRECHG bit), the
device automatically starts a new charging cycle. After the charge is done, toggle CE pin or CHG_CONFIG bit
can initiate a new charging cycle.
The STAT output indicates the charging status: charging (LOW), charging complete or charge disable (HIGH)
or charging fault (blinking). The STAT output can be disabled by setting EN_ICHG_MON bits = 11. in addition,
the status register (CHRG_STAT) indicates the different charging phases: 00-charging disable, 01-precharge,
10-fast charge (constant current) and constant voltage mode, 11-charging done. Once a charging cycle is
completed, an INT is asserted to notify the host.
9.3.7.2 Battery Charging Profile
The device charges the battery in five phases: battery short, preconditioning, constant current, constant voltage
and top-off trickle charging (optional). At the beginning of a charging cycle, the device checks the battery voltage
and regulates current and voltage accordingly.
Table 9-3. Charging Current Setting
REGISTER DEFAULT
VBAT CHARGING CURRENT CHRG_STAT
SETTING
< 2.2 V ISHORT 100 mA 01
2.2 V to 3 V IPRECHG 180 mA 01
>3V ICHG 2.048 A 10
If the charger device is in DPM regulation or thermal regulation during charging, the actual charging current will
be less than the programmed value. in this case, termination is temporarily disabled and the charging safety
timer is counted at half the clock rate.
Regulation Voltage
VREG[7:3]
Battery Voltage
Charge Current
ICHG[5:0]
Charge Current
VBATLOWV (3 V)
VSHORTZ (2.2 V)
IPRECHG[7:4]
ITERM[3:0]
ISHORT
To initiate a charge cycle, the voltage on TS pin must be within the VT1 to VT5 thresholds. If TS voltage exceeds
the T1-T5 range, the controller suspends charging and waits until the battery temperature is within the T1 to T5
range.
At cool temperature (T1-T2), JEITA recommends the charge current to be reduced to half of the charge current
or lower. At warm temperature (T3-T5), JEITA recommends charge voltage less than 4.1 V. Charge termination
is disabled for cool and warm conditions.
The charger provides flexible voltage/current settings beyond the JEITA requirement. The voltage setting at
warm temperature (T3-T5) can be VREG or 4.1V (configured by JEITA_VSET). The current setting at cool
temperature (T1-T2) can be further reduced to 20% of fast charge current (JEITA_ISET).
90 4.1V JEITA_VSET = 0
80
70
60 JEITA_ISET= 0
50
40
30 JEITA_ISET= 1
20
10 0
T1 T2 T3 T5
0 ±5 0 5 10 15 20 25 30 35 40 45 50 55 60 65
T1 T2 T3 T5
Battery Thermistor Temperature (°C)
±5 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70 Figure 9-4. JEITA Profile: Charging Voltage
Battery Thermistor Temperature (°C)
REGN
RT1
TS
RTH
RT2 103AT
æ 1 1 ö
VREGN ´ RTHCOLD ´ RTHHOT ´ ç - ÷
RT2 = è VT1 VT5 ø
æV ö æV ö
RTHHOT ´ ç REGN - 1÷ - RTHCOLD ´ ç REGN - 1÷
è VT5 ø è VT1 ø (1)
æ æ VREGN ö ö
çç ÷ - 1÷
RT1 = è è VT1 ø ø
æ 1 ö æ 1 ö
ç RT2 ÷ + ç RTH ÷
è ø è COLD ø (2)
• RTHCOLD = 27.28 KΩ
• RTHHOT = 3.02 KΩ
• RT1 = 5.23 KΩ
• RT2 = 30.9 KΩ
9.3.7.6 Boost Mode Thermistor Monitor During Battery Discharge Mode
For battery protection during boost mode, the device monitors the battery temperature to be within the VBCOLD
to VBHOT thresholds. When temperature is outside of the temperature thresholds, the boost mode is suspended.
In additional, VBUS_STAT bits are set to 000 and NTC_FAULT is reported. Once temperature returns within
thresholds, the boost mode is recovered and NTC_FAULT is cleared.
Boost Disabled
VBCOLD
(±10°C)
Boost Enabled
VBHOT
(65°C)
Boost Disabled
0%
During input overvoltage event (ACOV), the fault register CHRG_FAULT bits are set to 01. An INT pulse is
asserted to the host. The device will automatically resume normal operation once the input voltage drops back
below the OVP threshold.
9.3.8.1.1.2 System Overvoltage Protection (SYSOVP)
The charger device clamps the system voltage during load transient so that the components connect to system
would not be damaged due to high voltage. SYSOVP threshold is 350 mV above minimum system regulation
voltage when the system is regulate at VSYS_MIN. Upon SYSOVP, converter stops switching immediately to
clamp the overshoot. The charger provides 30-mA discharge current (ISYSLOAD) to bring down the system
voltage.
9.3.8.2 Voltage and Current Monitoring in Boost Mode
The device closely monitors the VBUS voltage, as well as RBFET and LSFET current to ensure safe boost mode
operation.
9.3.8.2.1 VBUS Soft Start
When the boost function is enabled, the device soft-starts boost mode to avoid inrush current.
9.3.8.2.2 VBUS Output Protection
The device monitors boost output voltage and other conditions to provide output short circuit and overvoltage
protection. The boost build in accurate constant current regulation to allow OTG to adapt to various types of
load. If a short circuit is detected on VBUS, boost turns off and retries 7 times. If retries are not successful, OTG
is disabled with OTG_CONFIG bit cleared. In addition, the BOOST_FAULT bit is set and INT pulse is generated.
The BOOST_FAULT bit can be cleared by host by reenabling boost mode
9.3.8.2.3 Boost Mode Overvoltage Protection
When the VBUS voltage rises above regulation target and exceeds VOTG_OVP, the device enters overvoltage
protection which stops switching, clears OTG_CONFIG bit and exits boost mode. At Boost overvoltage duration,
the fault register bit (BOOST_FAULT) is set high to indicate fault in boost operation. An INT is also asserted to
the host.
9.3.8.3 Thermal Regulation and Thermal Shutdown
9.3.8.3.1 Thermal Protection in Buck Mode
The BQ25601 monitors the internal junction temperature TJ to avoid overheat of the chip and limits the IC
surface temperature in buck mode. When the internal junction temperature exceeds thermal regulation limit
(110°C), the device lowers down the charge current. During thermal regulation, the actual charging current is
usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs
at half the clock rate, and the status register THERM_STAT bit goes high.
Additionally, the device has thermal shutdown to turn off the converter and BATFET when IC surface
temperature exceeds TSHUT(160°C). The fault register CHRG_FAULT is set to 1 and an INT is asserted to
the host. The BATFET and converter is enabled to recover when IC temperature is TSHUT_HYS (30°C) below
TSHUT(160°C).
9.3.8.3.2 Thermal Protection in Boost Mode
The device monitors the internal junction temperature to provide thermal shutdown during boost mode. When IC
junction temperature exceeds TSHUT (160°C), the boost mode is disabled by setting OTG_CONFIG bit low and
BATFET is turned off. When IC junction temperature is below TSHUT(160°C) - TSHUT_HYS (30°C), the BATFET is
enabled automatically to allow system to restore and the host can re-enable OTG_CONFIG bit to recover.
9.3.8.4 Battery Protection
9.3.8.4.1 Battery Overvoltage Protection (BATOVP)
The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage
occurs, the charger device immediately disables charging. The fault register BAT_FAULT bit goes high and an
INT is asserted to the host.
4
3.9
3.8
3.7
3.6
3.5
3.4
3.3
2.7 2.9 3.1 3.3 3.5 3.7 3.9 4.1 4.3
BAT (V) D002
During DPM mode, the status register bits VDPM_STAT (VINDPM) or IDPM_STAT (IINDPM) goes high. Figure
9-8 shows the DPM response with 9-V/1.2-A adapter, 3.2-V battery, 2.8-A charge current and 3.5-V minimum
system voltage setting.
Voltage
VBUS
9V
SYS
3.6V
3.4V
3.2V BAT
3.18V
Current
4A
3.2A ICHG
2.8A
ISYS
1.2A IIN
1.0A
0.5A
-0.6A
DPM DPM
Supplement
3.5
3
Current (A)
2.5
1.5
0.5
0
0 5 10 15 20 25 30 35 40 45 50 55
V(BAT-SYS) (mV) D001
Plot1
QON
Press Press
push button push button
tQON_RST
tSHIPMODE tBATFET_RST
Q4 Status
2 Q4
Q4 off due to I C or Q4 on Q4 on
system overload off
SYS
Q4
Control
BAT
VPULL-UP +
QON
The first read reports the pre-existing fault register status and the second read reports the current fault register
status.
9.5 Programming
9.5.1 Serial Interface
The device uses I2C compatible interface for flexible charging parameter programming and instantaneous device
status reporting. I2C is a bi-directional 2-wire serial interface developed by Philips Semiconductor (now NXP
Semiconductors). Only two bus lines are required: a serial data line (SDA) and a serial clock line (SCL). Devices
can be considered as hosts or targets when performing data transfers. A host is the device which initiates a data
transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is
considered a target.
The device operates as a target device with address 6BH, receiving control inputs from the host device like
a microcontroller or a digital signal processor through REG00-REG0B. A register read beyond REG0B (0x0B)
returns 0xFF. The I2C interface supports both standard mode (up to 100 kbits), and fast mode (up to 400 kbits),
connecting to the positive supply voltage via a current source or pull-up resistor. When the bus is free, both lines
are HIGH. The SDA and SCL pins are open drain.
9.5.1.1 Data Validity
The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the
data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each
data bit transferred.
SDA
SCL
SDA SDA
SCL SCL
Bit (MSB) first. If a target cannot receive or transmit another complete byte of data until it has performed some
other function, it can hold the clock line SCL low to force the host into a wait state (clock stretching). Data
transfer then continues when the target is ready for another byte of data and release the clock line SCL.
Acknowledgement Acknowledgement
signal from target signal from host
MSB
SDA
SCL S or Sr 1 2 7 8 9 1 2 8 9 P or Sr
START or ACK ACK STOP or
Repeated Repeate
START d START
SDA
Data NCK P
REG09 is a fault register. It keeps all the fault information from last read until the host issues a new read. For
example, if Charge Safety Timer Expiration fault occurs but recovers later, the fault register REG09 reports the
fault when it is read the first time, but returns to normal when it is read the second time. in order to get the
fault information at present, the host has to read REG09 for the second time. The only exception is NTC_FAULT
which always reports the actual condition on the TS pin. in addition, REG09 does not support multi-read and
multi-write.
9.6.2 REG01
Table 9-6. REG01 Field Descriptions
Bit Field POR Type Reset Description Comment
R/W 0 – Enable PFM
7 PFM _DIS 0 by REG_RST Default: 0 - Enable
1 – Disable PFM
R/W by REG_RST I2C Watchdog Timer Reset 0 – Default: Normal (0) Back to 0 after
6 WD_RST 0
by Watchdog Normal ; 1 – Reset watchdog timer reset
R/W Default: OTG disable (0)
Note:
by REG_RST 0 – OTG Disable
5 OTG_CONFIG 0 1. OTG_CONFIG would over-
by Watchdog 1 – OTG Enable
ride Charge Enable Function in
CHG_CONFIG
R/W Default: Charge Battery (1)
Note:
by REG_RST 0 – Charge Disable
4 CHG_CONFIG 1 1. Charge is enabled when
by Watchdog 1 – Charge Enable
both CE pin is pulled low AND
CHG_CONFIG bit is 1.
3 SYS_MIN[2] 1 R/W by REG_RST 000: 2.6 V
001: 2.8 V
2 SYS_MIN[1] 0 R/W by REG_RST
010: 3 V
R/W 011: 3.2 V
System Minimum Voltage 100: 3.4 V
101: 3.5 V
1 SYS_MIN[0] 1 by REG_RST
110: 3.6 V
111: 3.7 V
Default: 3.5 V (101)
R/W Minimum battery voltage for OTG
0 – 2.8 V BAT falling,
0 MIN_VBAT_SEL 0 by REG_RST mode. Default falling 2.8 V (0);
1 – 2.5 V BAT falling
Rising threshold 3.0 V (0)
9.6.3 REG02
Table 9-7. REG02 Field Descriptions
Bit Field POR Type Reset Description Comment
R/W by REG_RST Default: 1.2 A (1)
by Watchdog 0 – 0.5 A Note:
7 BOOST_LIM 1
1 – 1.2 A The current limit options listed are
minimum current limit specs.
R/W by REG_RST 0 – Use higher Q1 RDSON when
programmed IINDPM < 700mA
In boost mode, full FET is always
6 Q1_FULLON 0 (better accuracy)
used and this bit has no effect
1 – Use lower Q1 RDSON always
(better efficiency)
R/W by REG_RST
5 ICHG[5] 1 1920 mA
by Watchdog
R/W by REG_RST Fast Charge Current
4 ICHG[4] 0 960 mA
by Watchdog Default: 2040 mA (100010)
by REG_RST Range: 0 mA (0000000) – 3000
3 ICHG[3] 0 R/W 480 mA mA (110010)
by Watchdog
Note:
R/W by REG_RST ICHG = 0 mA disables charge.
2 ICHG[2] 0 240 mA
by Watchdog ICHG > 3000 mA (110010 clamped
R/W by REG_RST to register value 3000 mA
1 ICHG[1] 1 120 mA (110010))
by Watchdog
R/W by REG_RST
0 ICHG[0] 0 60 mA
by Watchdog
9.6.4 REG03
Table 9-8. REG03 Field Descriptions
Bit Field POR Type Reset Description Comment
7 IPRECHG[3] 0 R/W by REG_RST
480 mA
by Watchdog
6 IPRECHG[2] 0 R/W by REG_RST Precharge Current
240 mA Default: 180 mA (0010)
by Watchdog
Offset: 60 mA
5 IPRECHG[1] 1 R/W by REG_RST Note: IPRECHG > 780 mA
120 mA
by Watchdog clamped to 780 mA (1100)
4 IPRECHG[0] 0 R/W by REG_RST
60 mA
by Watchdog
3 ITERM[3] 0 R/W by REG_RST
480 mA
by Watchdog
2 ITERM[2] 0 R/W by REG_RST
240 mA Termination Current
by Watchdog
Default: 180 mA (0010)
1 ITERM[1] 1 R/W by REG_RST Offset: 60 mA
120 mA
by Watchdog
0 ITERM[0] 0 R/W by REG_RST
60 mA
by Watchdog
9.6.5 REG04
Table 9-9. REG04 Field Descriptions
Bit Field POR Type Reset Description Comment
by REG_RST
7 VREG[4] 0 R/W 512 mV Charge Voltage
by Watchdog
Offset: 3.856 V
by REG_RST
6 VREG[3] 1 R/W 256 mV Range: 3.856 V to 4.624 V (11000)
by Watchdog
by REG_RST Default: 4.208 V (01011)
5 VREG[2] 0 R/W 128 mV Special Value:
by Watchdog
by REG_RST (01111): 4.352 V
4 VREG[1] 1 R/W 64 mV Note: Value above 11000 (4.624 V)
by Watchdog
is clamped to register value 11000
by REG_RST (4.624 V)
3 VREG[0] 1 R/W 32 mV
by Watchdog
by REG_RST 00 – Disabled (Default) The extended time following the
2 TOPOFF_TIMER[1] 0 R/W
by Watchdog 01 – 15 minutes termination condition is met. When
by REG_RST 10 – 30 minutes disabled, charge terminated when
1 TOPOFF_TIMER[0] 0 R/W
by Watchdog 11 – 45 minutes termination conditions are met
9.6.6 REG05
Table 9-10. REG05 Field Descriptions
Bit Field POR Type Reset Description Comment
by REG_RST 0 – Disable
7 EN_TERM 1 R/W Default: Enable termination (1)
by Watchdog 1 – Enable
by REG_RST
6 Reserved 0 R/W Reserved Reserved
by Watchdog
by REG_RST
5 WATCHDOG[1] 0 R/W
by Watchdog 00 – Disable timer, 01 – 40 s, 10 –
Default: 40 s (01)
by REG_RST 80 s,11 – 160 s
4 WATCHDOG[0] 1 R/W
by Watchdog
0 – Disable
by REG_RST
3 EN_TIMER 1 R/W 1 – Enable both fast charge and Default: Enable (1)
by Watchdog
precharge timer
by REG_RST 0 – 5 hrs
2 CHG_TIMER 1 R/W Default: 10 hours (1)
by Watchdog 1 – 10 hrs
Thermal Regulation Threshold:
by REG_RST
1 TREG 1 R/W 0 – 90°C Default: 110°C (1)
by Watchdog
1 – 110°C
JEITA_ISET by REG_RST 0 – 50% of ICHG
0 1 R/W Default: 20% (1)
(0C-10C) by Watchdog 1 – 20% of ICHG
9.6.7 REG06
Table 9-11. REG06 Field Descriptions
Bit Field POR Type Reset Description Comment
7 OVP[1] 0 R/W by REG_RST VAC OVP threshold:
00 - 5.5 V
Default: 6.5 V (01) 01 – 6.5 V (5-V input)
6 OVP[0] 1 R/W by REG_RST 10 – 10.5 V (9-V input)
11 – 14 V (12-V input)
5 BOOSTV[1] 1 R/W by REG_RST Boost Regulation Voltage:
00 – 4.85 V
01 – 5.00 V
4 BOOSTV[0] 0 R/W by REG_RST 10 – 5.15 V
11 – 5.30 V
3 VINDPM[3] 0 R/W by REG_RST 800 mV
Absolute VINDPM Threshold
2 VINDPM[2] 1 R/W by REG_RST 400 mV Offset: 3.9 V
1 VINDPM[1] 1 R/W by REG_RST 200 mV Range: 3.9 V (0000) – 5.4 V (1111)
Default: 4.5 V (0110)
0 VINDPM[0] 0 R/W by REG_RST 100 mV
9.6.8 REG07
Table 9-12. REG07 Field Descriptions
Bit Field POR Type Reset Description Comment
0 – Not in input current limit
by REG_RST detection Returns to 0 after input detection is
7 IINDET_EN 0 R/W
by Watchdog 1 – Force input current limit complete
detection when VBUS is present
0 – Disable
by REG_RST 1 – Safety timer slowed by 2X
6 TMR2X_EN 1 R/W
by Watchdog during input DPM (both V and I) or
JEITA cool, or thermal regulation
0 – Allow Q4 turn on, 1 – Turn
5 BATFET_DIS 0 R/W by REG_RST off Q4 with tBATFET_DLY delay time Default: Allow Q4 turn on(0)
(REG07[3])
0 – Set Charge Voltage to 4.1V
JEITA_VSET by REG_RST
4 0 R/W ( max),
(45C-60C) by Watchdog
1 – Set Charge Voltage to VREG
0 – Turn off BATFET immediately
Default: 1
when BATFET_DIS bit is set
Turn off BATFET after tBATFET_DLY
3 BATFET_DLY 1 R/W by REG_RST 1 – Turn off BATFET after
(typ. 10 s) when BATFET_DIS bit
tBATFET_DLY (typ. 10 s) when
is set
BATFET_DIS bit is set
by REG_RST 0 – Disable BATFET reset function Default: 1
2 BATFET_RST_EN 1 R/W
by Watchdog 1 – Enable BATFET reset function Enable BATFET reset function
1 VDPM_BAT_TRACK[1] 0 R/W by REG_RST 00 – Disable function (VINDPM set
Sets VINDPM to track BAT
by register)
voltage. Actual VINDPM is higher
01 – VBAT + 200 mV
0 VDPM_BAT_TRACK[0] 0 R/W by REG_RST 10 – VBAT + 250 mV of register value and VBAT +
VDPM_BAT_TRACK
11 – VBAT + 300 mV
9.6.9 REG08
Table 9-13. REG08 Field Descriptions
Bit Field POR Type Reset Description
7 VBUS_STAT[2] x R NA VBUS Status register
000 – No input
6 VBUS_STAT[1] x R NA
001 – USB Host SDP (500 mA) → PSEL HIGH
011 – Adapter 2.4 A → PSEL LOW
5 VBUS_STAT[0] x R NA 111 – OTG
Software current limit is reported in IINDPM register
4 CHRG_STAT[1] x R NA Charging status:
00 – Not Charging
01 – Pre-charge (< VBATLOWV)
3 CHRG_STAT[0] x R NA 10 – Fast Charging
11 – Charge Termination
Power Good status:
2 PG_STAT x R NA 0 – Power Not Good
1 – Power Good
0 – Not in thermal regulation
1 THERM_STAT x R NA
1 – In thermal regulation
0 – Not in VSYS_MIN regulation (BAT > VSYS_MIN)
0 VSYS_STAT x R NA
1 – In VSYS_MIN regulation (BAT < VSYS_MIN)
9.6.10 REG09
Table 9-14. REG09 Field Descriptions
Bit Field POR Type Reset Description
7 WATCHDOG_FAULT x R NA 0 – Normal, 1- Watchdog timer expiration
0 – Normal, 1 – VBUS overloaded in OTG, or VBUS OVP, or battery is
6 BOOST_FAULT x R NA
too low (any conditions that cannot start boost function)
5 CHRG_FAULT[1] x R NA 00 – Normal, 01 – input fault (VAC OVP or VBAT < VBUS < 3.8 V), 10 -
4 CHRG_FAULT[0] x R NA Thermal shutdown, 11 – Charge Safety Timer Expiration
9.6.11 REG0A
Table 9-15. REG0A Field Descriptions
Bit Field POR Type Reset Description
0 – Not VBUS attached,
7 VBUS_GD x R NA
1 – VBUS Attached
6 VINDPM_STAT x R NA 0 – Not in VINDPM, 1 – in VINDPM
5 IINDPM_STAT x R NA 0 – Not in IINDPM, 1 – in IINDPM
4 Reserved x R NA
0 – Top off timer not counting.
3 TOPOFF_ACTIVE x R NA
1 – Top off timer counting
0 – Device is NOT in ACOV
2 ACOV_STAT x R NA
1 – Device is in ACOV
0 – Allow VINDPM INT pulse
1 VINDPM_INT_ MASK 0 R/W by REG_RST
1 – Mask VINDPM INT pulse
0 – Allow IINDPM INT pulse
0 IINDPM_INT_ MASK 0 R/W by REG_RST
1 – Mask IINDPM INT pulse
9.6.12 REG0B
Table 9-16. REG0B Field Descriptions
Bit Field POR Type Reset Description
Register reset
0 – Keep current register setting
7 REG_RST 0 R/W NA
1 – Reset to default register value and reset safety timer
Note: Bit resets to 0 after register reset is completed
6 PN[3] x R NA
5 PN[2] x R NA
BQ25601 : 0010
4 PN[1] x R NA
3 PN[0] x R NA
2 Reserved x R NA
1 DEV_REV[1] x R NA
0 DEV_REV[0] x R NA
SYSTEM
VAC 1 H 3.5V ± 4.6V
3.9 V ± 13.5 V SW
VBUS
10 F
47 nF
1 F
BTST
PMID
REGN
10 F
4.7 µF
GND
Opt.
SYS SYS
SYS
2.2 k
PG
2.2 k
BAT
VREF STAT BQ25601
10 F
3 x 10 k
REGN
SDA
5.23 k
SCL
Host TS
INT +
30.1 k 10 k
CE
QON
PSEL
PHY
Optional
The inductor ripple current depends on the input voltage (VVBUS), the duty cycle (D = VBAT/VVBUS), the switching
frequency (fS) and the inductance (L).
VIN ´ D ´ (1 - D)
IRIPPLE =
fs ´ L (4)
The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually
inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off
between inductor size and efficiency for a practical design.
10.2.2.2 Input Capacitor
Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The
worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not
operate at 50% duty cycle, then the worst case capacitor RMS current ICin occurs where the duty cycle is closest
to 50% and can be estimated using Equation 5.
Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be
placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. Voltage
rating of the capacitor must be higher than normal input voltage level. A rating of 25 V or higher capacitor is
preferred for 15-V input voltage. Capacitance of 22 μF is suggested for typical of 3-A charging current.
10.2.2.3 Output Capacitor
Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current.
Equation 6 shows the output capacitor RMS current ICOUT calculation.
IRIPPLE
ICOUT = » 0.29 ´ IRIPPLE
2´ 3 (6)
VOUT æ V ö
DVO = 2 ç
1 - OUT ÷
8LCfs è VIN ø (7)
At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the
output filter LC.
The charger device has internal loop compensation optimized for ≤20-μF ceramic output capacitance. The
preferred ceramic capacitor is 10-V rating, X7R or X5R.
VVBUS = 5 V VVBUS = 9 V
ISYS = 50 mA Charge Disabled ISYS = 50 mA Charge Disabled
Figure 10-4. PFM Switching in Buck Mode Figure 10-5. PFM Switching in Buck Mode
Figure 10-6. PFM Switching in Buck Mode Figure 10-7. PWM Switching in Buck Mode
Figure 10-8. PWM Switching in Buck mode Figure 10-9. Charge Enable
VVBAT = 4 V VVBAT = 4 V
ILOAD= 1 A PFM Enabled ILOAD= 0 A PFM Disabled
Figure 10-14. System Load Transient Figure 10-15. System Load Transient
Figure 10-16. System Load Transient Figure 10-17. System Load Transient
Figure 10-18. System Load Transient Figure 10-19. System Load Transient
Figure 10-20. OTG Start-Up Figure 10-21. VINDPM Tracking Battery Voltage
12 Layout
12.1 Layout Guidelines
The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the
components to minimize high frequency current path loop (see Figure 12-1) is important to prevent electrical and
magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the
proper layout.
1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper
trace connection or GND plane.
2. Place inductor input pin to SW pin as close as possible. Minimize the copper area of this trace to lower
electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not
use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other
trace or plane.
3. Put output capacitor near to the inductor and the device. Ground connections need to be tied to the IC
ground with a short copper trace connection or GND plane.
4. Route analog ground separately from power ground. Connect analog ground and connect power ground
separately. Connect analog ground and power ground together using thermal pad as the single ground
connection point. Or using a 0-Ω resistor to tie analog ground to power ground.
5. Use single ground connection to tie charger power ground to charger analog ground. Just beneath the
device. Use ground copper pour but avoid power pins to reduce inductive and capacitive noise coupling.
6. Place decoupling capacitors next to the IC pins and make trace connection as short as possible.
7. It is critical that the exposed thermal pad on the backside of the device package be soldered to the PCB
ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on
the other layers.
8. Ensure that the number and sizes of vias allow enough copper for a given current path.
Refer to the BQ25601 and BQ25601D (PWR877) Evaluation Module User's Guide for the recommended
component placement with trace and via locations. For the VQFN information, refer to the Quad Flatpack
No-Lead Logic Packages Application Report and QFN and SON PCB Attachment Application Report.
12.2 Layout Example
+
+
±
13.7 Glossary
TI Glossary This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 10-Dec-2020
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
BQ25601RTWR ACTIVE WQFN RTW 24 3000 RoHS & Green NIPDAU | NIPDAUAG Level-2-260C-1 YEAR -40 to 85 BQ25601
BQ25601RTWT ACTIVE WQFN RTW 24 250 RoHS & Green NIPDAU | NIPDAUAG Level-2-260C-1 YEAR -40 to 85 BQ25601
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 10-Dec-2020
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 1-Jul-2023
B0 W
Reel
Diameter
Cavity A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 1-Jul-2023
Width (mm)
H
W
Pack Materials-Page 2
GENERIC PACKAGE VIEW
RTW 24 WQFN - 0.8 mm max height
4 x 4, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD
This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4224801/A
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated