100% found this document useful (1 vote)
1K views

Basic BJT

The document is a lecture outline on single transistor amplifier stages. It begins with announcements about the lecture, exam, and a review of biasing and performance metrics. It then discusses mid-band analysis, common amplifier stages like common emitter, common base, and emitter follower. It provides examples of current mirror biased circuits and decomposing a complex circuit into symbolic representations of the biasing and main circuitry. Finally, it shows schematics of three basic single transistor amplifier configurations: common emitter, common collector, and emitter follower.

Uploaded by

dominggo
Copyright
© Attribution Non-Commercial (BY-NC)
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
100% found this document useful (1 vote)
1K views

Basic BJT

The document is a lecture outline on single transistor amplifier stages. It begins with announcements about the lecture, exam, and a review of biasing and performance metrics. It then discusses mid-band analysis, common amplifier stages like common emitter, common base, and emitter follower. It provides examples of current mirror biased circuits and decomposing a complex circuit into symbolic representations of the biasing and main circuitry. Finally, it shows schematics of three basic single transistor amplifier configurations: common emitter, common collector, and emitter follower.

Uploaded by

dominggo
Copyright
© Attribution Non-Commercial (BY-NC)
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 20

6.

012 - Electronic Devices and Circuits


Lecture 18 - Single Transistor Amplifier Stages - Outline
• Announcements
Handouts - Lecture Outline and Summary
Notes on Single Transistor Amplifiers
Exam 2 - Wednesday night, November 5, Room 10-250
Closed book; formula sheet provided; one crib sheet permitted
• Review - Biasing and amplifier metrics
Current mirrors in emitter and source circuits
Performance metrics: gains (voltage, current, power); input and output
resistances; power dissipation; bandwidth
• Mid-band analysis
Biasing capacitors: short circuits above wLO
Device capacitors: open circuits below wHI
Midband: wLO < w < wHI
• Building-block stages
Common emitter/source
Common base/gate
Emitter/source follower (also called common collector/drain)
Series feedback (more commonly: emitter/source degeneration)
Shunt feedback
Clif Fonstad, 11/03 Lecture 18 - Slide 1
• Linear amplifier performance metrics:
The characteristics of linear amplifiers that we use to compare
different amplifier designs, and to judge their performance
and suitability for a given application are given below:
iin iout
+ + Rest
vin
Linear vout of
-
Amplifier - circuit

Voltage gain, Av = vout/vin


Current gain, Ai = iout/iin
Power gain, Apower = Pout/Pin = voutiout /viniin = AvAi
Input resistance, rin = vin/iin
itest

Linear +
vtest
Amplifier -

Output resistance, rout = vtest/itest with vin = 0


DC Power dissipation, PDC = (V+ - V-)(SIBIAS's)
Clif Fonstad, 11/03 Lecture 18 - Slide 2
• Linear equivalent circuits:
a
pn diodes:
gd = q|ID|/kT
gd Cd Cd = gdtd + Cdpl(VAB)

b
BJTs: (in FAR) gm = q|IC|/kT
Cm gp = gm/bF
b c
+ go = |IC/VA| [or l |IC|]
gp vp gmv p go Cp = gmtb + Cdpl,be(VBE)
Cp [tb = wB2/2De]
e - e Cm = Cdpl,bc(VBC)
MOSFETs: (in saturation)
Cgd gm = K(VGS - VT) = (2K|ID|)1/2
g d
+ + gmb = hgm
v gs v [h = {eSiqNA/2(|2fp| - VBS)}1/2/Cox*]
Cgs gmv gs gmb v bs go ds go = |ID/VA| [or l |ID|]
s -- -s Cgs = (2/3) WL Cox*
Cgd: G-D fringing and overlap
v bs Cdb capacitance, all parasitic
Csb Cgb
b+ Csb, Cgb, Cdb: depletion capacitances
Clif Fonstad, 11/03 Lecture 18 - Slide 3
• BJTs and MOSFETs biased for linear amplifier applications

+V +V +V +V

IBIAS IBIAS

IBIAS IBIAS

-V -V -V -V

npn pnp n-MOS p-MOS

Clif Fonstad, 11/03 Lecture 18 - Slide 4


• Examples of current mirror biased BJT circuits:
V+ V+

+V

IC IC
RREF RREF
Q1 Q1

IBIAS

-V
Q2 Q3 Q2 Q3
Above: Concept

Right: Implementations

V- V-
BJT Mirror MOSFET Mirror
IC ≈ (AQ3/AQ2) IREF IC ≈ (KQ3/KQ2) IREF

Clif Fonstad, 11/03 Lecture 18 - Slide 5


• Looking at a complicated circuit: Lesson I
Find the biasing circuitry and represent it symbolically
Consider the following example:
+ 1.5 V

Q1 Q2 Q3 Q4 Q5
Q8 A
A Q10 Q11 Q23
Q9IBIAS5

R2 Q16
Q6 Q7 R3
R1 + + Q12 Q13
vIN1 vIN2 Q14 Q15 +
- - vOUT
Q17 -
B Q19 B Q20 B Q21 B Q22 B Q24
B
Q18 IBIAS1 IBIAS2 IBIAS3 IBIAS4 IBIAS6

Circuitry - 1.5 V
providing
the VREF's 8 of the 24 transistors are "only" used for biasing
the other 16 transistors! If we get them out of
the picture for awhile, the circuit looks simpler:
Clif Fonstad, 11/03 Lecture 18 - Slide 6
• Looking at a complicated circuit: Lesson I, cont.
segregating out the biasing circuitry
Indicating the current sources symbolically lets you
focus on the action:
+ 1.5 V
Q2 Q3 Q4 Q5
IBIAS5
Q8 Q10 Q11
Q9

Q16
Q6 Q7 R2 R3
+ + Q12 Q13
vIN1 vIN2 Q14 Q15 +
- - vOUT
Q17 -

IBIAS1 IBIAS2 IBIAS4


IBIAS3
IBIAS6

- 1.5 V

16 transistors left. In Lessons II and III we reduce the


number to 5! Stay tuned…
Clif Fonstad, 11/03 Lecture 18 - Slide 7
• Three BJT single-transistor amplifiers
V+ V+ V+

+ CO
CO CO vin
- +
+ + vout
vout vout
+ IBIAS -
vin - CI -
- + V-
IBIAS EMITT""ER FOLLOWER
IBIAS vIN
CE
-
V- V-
COMMON EMITTER COMMON BASE
Input: base Input: emitter
Output: collector Output: collector
Common: emitter Common: base
+

+ + + vin +
+ vout vin vout vout
vin
- - - - - -
• Three MOSFET single-transistor amplifiers
V+ V+ V+

+
CO CO vin CO
- +
+ + vout
vout vout
+ IBIAS -
vin - CI -
- + V-
IBIAS
IBIAS vIN SOURCE FOLLOWER
CE
-
V- V-
COMMON SOURCE COMMON GATE
Input: gate Input: source; Output: drain
Output: drain Common: gate; Substrate: to ground
Common: source +
Substrate: to source

+ + + +
vin
+ vout vin vout vout
vin
- - - - - -
• Single-transistor amplifiers with feedback
V+ V+

CO RF CO
+ +
vout vout
+ + -
vin - vin
- -
IBIAS RF IBIAS
CE CE
V-
V-
Series feedback Shunt feedback
also termed "emitter degeneration"
RF
+
+ +
vout + vout
vin vin
RF - -
- -
Clif Fonstad, 11/03 Lecture 18 - Slide 10
• The "mid-band"concept: frequency range of constant gain and phase
V+

Common emitter example:


The linear equivalent circuit for the common
CO emitter amplifier stage on the left is drawn
+ below with all of the elements included:
vout
+ - Cm CO
vin
- + + +
rt
IBIAS v in gp vp gmv p go
CE + Cp gnext
vt - v out
- gLOAD
V-
rIBIAS CE
- -

The capacitors are one of two types:


Biasing capacitors: typically very large (in µF range)
(CO, CE, etc.) effectively shorts above some w LO
Device capacitors: typically very small (in pF range)
(Cp, Cm, etc.) effectively open until some wHI
Clif Fonstad, 11/03 Lecture 18 - Slide 11
• The "mid-band"concept, cont.:
At frequencies above some value (≡ wLO)
The biasing capacitors look like shorts:
Cm CO
+ + +
rt
v in gp vp gmv p go
+ Cp gnext
vt - v out
- gLOAD
rIBIAS CE
- -

At frequencies below some other value (≡ wHI)


The parasitic capacitors look like open circuits:
Cm CO
+ + +
rt
v in gp vp gmv p go
+ Cp
vt - v out gnext
- gLOAD
rIBIAS CE
- -
Clif Fonstad, 11/03 Lecture 18 - Slide 12
• The "mid-band"concept, cont.:
If wLO < wHI, then there is a range where all of the capacitors
are either short circuits (the biasing capacitors) or open
circuits (the parasitics).
Cm CO
+ + +
rt
v in gp vp gmv p go
+ Cp gnext
vt - v out
- gLOAD
rIBIAS CE
- -

We call the frequency range between wLO and wHI the "mid-
band" range; for frequencies in this range our model is
simply:
+ + +
rt gl
v in gp
+
vt vp gmv p go v out
- (= gLOAD
- - - + gnext )
Valid for wLO < w< wHI, i.e. in the "mid-band" range.
[where all bias capacitors are shorts and
Clif Fonstad, 11/03 all parasitic capacitors are open] Lecture 18 - Slide 13
• Common emitter/source amplifiers

Common + + +
V+ rt
v in gp
emitter +
vt vp gmv p go v out gl
-
- - -
Mid-band LEC for common emitter
CO gl : conductance of "LOAD" and
anything connected at "vout"
+
vout
+
- BJT MOSFET
vin
- Av: -gm/(go + gl) -gm/(go + gl)
IBIAS -gm(Ro||rl) -gm(Ro||rl)
CE
Ai: -b gl/(go + gl) ∞
V- @ -b
Rin: rp ∞
Rout: 1/go = ro 1/go = ro

A good workhorse gain stage


Clif Fonstad, 11/03 Lecture 18 - Slide 14
go
• Common base/gate amplifiers
V
rt
+

Common + +
+ (gm + gmb )v sg
gate
vt v in v out gl
- = v sg
CO - -
+ Mid-band LEC for common gate
gl : conductance of "LOAD" and anything
vout connected at "vout"
CI - The conductance of IBIAS can be neglected.
+ BJT MOSFET
IBIAS vIN Av: (gm+go)/(gl+go) (gm+gmb+go)/(gl+go)
- @ gm(rl||ro) @ (gm+gmb)(rl||ro)
V- Ai: (gm+go)/(gm+go+gp+gpgo/gl) 1
@1
Rin: [gm+gp+go(gl-gm)/(gl+go)]-1 [gm+gmb+go(gl-gm-gmb)/(gl+go)]-1
@ 1/(gm+gp) = rp/(b+1) @ 1/(gm+gmb)
Rout: ro[1 + (gm+go)/(gp+gt)] ro[1 + (gm+gmb+go)/gt]
@ (b+1)ro
• A very low Rin, large Rout stage often used to complement other stages
Clif Fonstad, 11/03 Lecture 18 - Slide 15
• Emitter/source followers rt
+ +
v in gp vp gmv p go
+
V+ vt -
-
Emitter +
Follower gl v out
+ CO - -
vin Mid-band LEC for emitter follower
- + gl : conductance of "IBIAS" and
vout anything connected at "vout"
IBIAS -
BJT MOSFET
V- Av: 1/[1 + (go+gl)/(gm+gp)] 1/[1 + (go+gl)/gm]
@1 @1
Ai: b gl/(go+gl) ∞
• A great output Rin: 1/gp + (b+1)/(go+gl)
buffer stage with = rp + (b+1) ro||rl ∞
small Rout, big Rin Rout: [go+gl+(gm+gp)/(1 + gprt)]-1 [go+gl+gm]-1
@ (rt + rp)/(b+1) @ 1/gm
Clif Fonstad, 11/03 Lecture 18 - Slide 16
• Series Feedback: emitter/source degeneration
+ + +
rt
Emitter
V+ v in gp vp gmv p go
degeneration +
vt - gl
- v out

RF
- -
CO Mid-band LEC emitter degeneration
+ gl : conductance of "LOAD" and
anything connected at "vout"
vout
+
vin - BJT MOSFET
- Av: @ -rl/RF @ -rl/RF
IBIAS RF
Ai: @b ∞
CE
Rin: @ rp + (b+1)RF ∞
V- Rout: @ 1/go @ 1/go
Useful in discrete device circuit design; we use to understand
common-mode gain suppression in differential amplifiers
Clif Fonstad, 11/03 Lecture 18 - Slide 17
• Feedback: shunt feedback element
rt RF
Shunt + +
feedback V + +
v in gp v p
+
vt gmv p go v out gl
-
- - -
Mid-band LEC for a shunted common-emitter
RF gl : conductance of "LOAD" and
CO anything connected at "vout"
+ BJT MOSFET
vout
+ Av: -(gm-GF)/(go+GF) -(gm-GF)/(go+GF)
vin -
- @ -gmRF @ -gmRF
IBIAS Ai: @ - gl/GF @ - gl/GF
CE
Rin: 1/[gp +GF(1-Av)] RF/(1-Av)
V- @ rp||RF/(1-Av)
Rout: @ (ro||RF) @ (ro||RF)
Used to stabilize high gain circuits and in transimpedance
amplifiers; the same topology leads to the Miller effect (" Lec. 24).
Clif Fonstad, 11/03 Lecture 18 - Slide 18
• Summary of the stages (bipolar)

Voltage Current Input Output


gain, Av gain, Ai resistance, R i resistance, R o
gm b gl Ê 1ˆ
Common emitter - (= -gm rl ') - rp ro Á = ˜
[ go + gl ] [ go + gl ] Ë go ¯
gm rp
Common base (= gm rl ') ª1 ª ª [b + 1] ro
[go + gl ] [b + 1]
Emitter follower
[ gm + gp ] ª1 b
gl
ªb rp + [b + 1] rl ' ª
rt + rp
[ gm + gp + go + gl ] [ go + gl ] [b + 1]
Emitter degeneration r
ª- l ªb ª rp + [b + 1] RF ª ro
(series feedback) RF
[ g - GF ] ª -g R gl 1 Ê 1 ˆ
Shunt feedback - m m F - ro RF Á = ˜
[ go + G F ] GF gp + GF [1- Av ] Ë [ o
g + G F ]¯

Clif Fonstad, 11/03 Lecture 18 - Slide 19


6.012 - Electronic Devices and Circuits
Lecture 18 - Single Transistor Amplifier Stages - Summary

• Mid-band analysis
Biasing capacitors: typically in mF range
should/can be avoided completely in modern IC design (wLO = 0)
Device capacitors: typically in pF range; goal is to make as small as possible
Midband: no capacitors in incremental analysis; gain and phase constant
want as wide as possible (we won't find wLO and wHI until Lec. 22)

• Building-block stages
Common emitter/source: good voltage and current gain
large Rin and Rout
good gain stage
Common base/gate: very small Rin; very large Rout
unity current gain; good voltage gain
will find paired with other stages to form "cascode"
Emitter/source follower: very small Rout; very large Rin
unity voltage gain; good current gain
an excellent output stage or buffer
Series feedback: moderate voltage gain dependant on ratio of resistors
Shunt feedback: used in transimpedance amplifiers
Clif Fonstad, 11/03 Lecture 18 - Slide 20

You might also like

pFad - Phonifier reborn

Pfad - The Proxy pFad of © 2024 Garber Painting. All rights reserved.

Note: This service is not intended for secure transactions such as banking, social media, email, or purchasing. Use at your own risk. We assume no liability whatsoever for broken pages.


Alternative Proxies:

Alternative Proxy

pFad Proxy

pFad v3 Proxy

pFad v4 Proxy