TDM2 2
TDM2 2
TDM2 2
I E
E
L-
tr lloDtcom 2 USER T1ANUAL
L,
L
L
14. llode I of operation reguires three Iinks to be made between
Transmitter and Receiver. This can be reduced to two Iinks by
removing the TX CLOCK-RX CLOCK Iink, and deriving the Receiven's
clock from the TX CH.O signal. This new mode of operation is
tr. rlO0E ?. To demonstrate this mode, remove the TX CH. 0-RX CH.0 and
tr fX CLOCK-RX CL0CK links, and add the following new links between
the lransmitter Timing Logic, Phase Locked Timing Circuit and
E.
r_ ,r
Receiver Timing Logic blocks:
L=
L
I-r to PLL I/P
TX EH.O
SYNC to RX CH.O
CLK to RX CLOCK
t_
lr
H ln addition, ensure that the slider of the switch in the Phase Locked
L
t:.r
Timing Circuit block is in the Right-Hand position.
l_
I-^r
The board interconnections are shown in Figure 2.
l:
I:r 15 The Phase Locked Loop is now locked onto the TX CH.0 signal, and
L
ll--r
produces two outputs:
l_-
l:r SYNC: This is of the same freguency as the TX CH.O signal, and is used
L
t-1
to tell the Receiver which transmitted samples belong to
L
r-r
Channel 0.
L
!-r
CLK: This signal has four times the freguency of the TX CH.0 s'ignal,
and is used to clock the samples into the Receiver.
L'
t-i
L
I:I
SYNC and CLK can be examined on test points 29 and 27 respectively.
L'
:--r
16 Show that all four sinewaves can still be reconstructed in ltode 2, by
L'
I--{
display'ing Receiver CH.0, CH.l, CH.Z and CH.3 outputs in turn on the
oscilloscope (t.p. 43, 45, 47,49).
L'
I-r
L' 11 The number of Iinks between Transmitter and Receiver can be further
reduced to a single link by dedicating analog Channel 0 to carry
rL'
t-r
l- synchronisation ('sync') pulses. This is l.lode 3 of operation. To
demonstrate this mode, REN0VE the fsllowing links:
I--r *250H2
to the TRANSIIlTTER block's CH.0 input.
l--. TX CH.O to PLL I/P.
L=
l----
L-
I'--r I
L-
\
l- -_r
t'l0Dtcom 2 USER T1AHUAL
ln addition, put the slider of the sw'itch in the Phase Locked Timing
Circuit block into the Left-Hand position.
lB. Display TX 0UTPUT (t,p.?$) and Transmitter CH.l input (t.p.l3) on the
oscilloscope, using the latter for'scope triggering purposes. Vary the
SYNC LEVEL preset, and note how the sync pulses change in
amplitude. Return this preset to its fully Clockwise position. At
the Receiver, thgse pulses are detected by a voltage comparator,
whose threshold level is selected to distinguish between signal
samples and the higher amplitude sync pulses. The output of the
comparator is the stream of extracted sync pulses (t.p.22). These
sync pulses are input to the Phase-Locked Loop, which generates
SVNC and CLK signals as for Ilode 2.
l9 Examination of Receiver CH. l, CH.Z and Cll.] outputs (t.p. 45, 47 and
49) shows that the three original sinewaves have once again been
reconstructed. Recoiver CH.0 output (t.p.43) is a D.C. leve'|, related to
the level of the transmitted sync pulses.
t0
L.
E moDlcorl 2 USER HANUAL
f:
rtr
!-t
L-
rr @-@mrc@^omo
'5V
€ FQ'
0v
(y=-
-12Y 0V -l2J
tr
ra
rtr ffitrffi
r!';; i":,, fJ
,l#i-,.fffi 0ffi 00[..t'ln::
,.8',.*.0.. [i i ![ ; J 'x,tr::
L^
rr .n 'n
u |
oI
or
'''
el
rr
l
L_l
g
:----
Po
ffi.
*r
rr lei
lzl
-E-
p-
.-@-
.9*
rr r ^-- .-t
.|ll
al I
U Lrrlltct
t
U
I
-cl-
I
L-'
rcrs
.C:E r r.
| 0c:r
^^cf-
UUH
rrrrcL !UU! H ililf
".
;
€-
;
:E'
ocrtr
@*
rr
rr Mode 1 Connections
rr Figure I
rr
rr
rr 11