Snx4Ls24X, Snx4S24X Octal Buffers and Line Drivers With 3-State Outputs
Snx4Ls24X, Snx4S24X Octal Buffers and Line Drivers With 3-State Outputs
Snx4Ls24X, Snx4S24X Octal Buffers and Line Drivers With 3-State Outputs
SNx4LS24x, SNx4S24x Octal Buffers and Line Drivers With 3-State Outputs
1 Features 3 Description
1• Inputs Tolerant Down to 2 V, Compatible With The SNx4LS24x, SNx4S24x octal buffers and line
3.3-V or 2.5-V Logic Inputs drivers are designed specifically to improve both the
performance and density of three-state memory
• Maximum tpd of 15 ns at 5 V address drivers, clock drivers, and bus-oriented
• 3-State Outputs Drive Bus Lines or Buffer Memory receivers and transmitters. The designer has a choice
Address Registers of selected combinations of inverting and non-
• PNP Inputs Reduce DC Loading inverting outputs, symmetrical, active-low output-
control (G) inputs, and complementary output-control
• Hysteresis at Inputs Improves Noise Margins (G and G) inputs. These devices feature high fan-out,
improved fan-in, and 400-mV noise margin. The
2 Applications SN74LS24x and SN74S24x devices can be used to
• Servers drive terminated lines down to 133 Ω.
• LED Displays Device Information(1)
• Network Switches PART NUMBER PACKAGE BODY SIZE (NOM)
• Telecom Infrastructure CDIP (20) – J 24.20 mm × 6.92 mm
• Motor Drivers SN54LS24x,
CFP (20) – W 7.02 mm × 13.72 mm
SN54S24x
• I/O Expanders LCCC (20) – FK 8.89 mm × 8.89 mm
SN74LS240,
SSOP (20) – DB 7.20 mm × 5.30 mm
SN74LS244
SN74LS24x, SOIC (20) – DW 12.80 mm × 7.50 mm
SN74S24x PDIP (20) – N 24.33 mm × 6.35 mm
SN74LS24x SOP (20) – NS 7.80 mm × 12.60 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
On products compliant to MIL-PRF-38535, all parameters are
tested unless otherwise noted. On all other products, production
processing does not necessarily include testing of all parameters.
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
SDLS144D – APRIL 1985 – REVISED OCTOBER 2016 www.ti.com
Table of Contents
1 Features .................................................................. 1 8.2 Functional Block Diagrams ..................................... 11
2 Applications ........................................................... 1 8.3 Feature Description................................................. 12
3 Description ............................................................. 1 8.4 Device Functional Modes........................................ 12
4 Revision History..................................................... 2 9 Application and Implementation ........................ 14
9.1 Application Information............................................ 14
5 Pin Configuration and Functions ......................... 3
9.2 Typical Application .................................................. 14
6 Specifications......................................................... 4
9.3 System Examples ................................................... 15
6.1 Absolute Maximum Ratings ...................................... 4
6.2 ESD Ratings.............................................................. 4 10 Power Supply Recommendations ..................... 17
6.3 Recommended Operating Conditions....................... 4 11 Layout................................................................... 17
6.4 Thermal Information ................................................. 5 11.1 Layout Guidelines ................................................. 17
6.5 Electrical Characteristics – SNx4LS24x.................... 5 11.2 Layout Example .................................................... 17
6.6 Electrical Characteristics – SNx4S24x...................... 5 12 Device and Documentation Support ................. 18
6.7 Switching Characteristics – SNx4LS24x................... 6 12.1 Related Links ........................................................ 18
6.8 Switching Characteristics – SNx4S24x..................... 6 12.2 Receiving Notification of Documentation Updates 18
6.9 Typical Characteristics .............................................. 7 12.3 Community Resource............................................ 18
7 Parameter Measurement Information .................. 7 12.4 Trademarks ........................................................... 18
7.1 SN54LS24x and SN74LS24x Devices...................... 7 12.5 Electrostatic Discharge Caution ............................ 18
7.2 SN54S24x and SN74S24x Devices.......................... 9 12.6 Glossary ................................................................ 18
8 Detailed Description ............................................ 11 13 Mechanical, Packaging, and Orderable
8.1 Overview ................................................................. 11
Information ........................................................... 19
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Added Applications section, ESD Ratings table, Feature Description section, Device Functional Modes, Application
and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation
Support section, and Mechanical, Packaging, and Orderable Information section................................................................ 1
• Deleted Ordering Information table; see POA at the end of the data sheet........................................................................... 1
• Changed RθJA values in the Thermal Information table from 70 to 94.3 (DB), from 58 to 90.3 (DW), from 69 to 50.6
(N), and from 60 to 76.6 (NS)................................................................................................................................................. 5
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
2G/2G
1G 1 20 VCC
2Y4
1A1
VCC
1G
1A1 2 19 2G/2G
2Y4 3 18 1Y1
1A2 4 17 2A4
20
19
2Y3 5 16 1Y2
1A2 4 18 1Y1
1A3 6 15 2A3
2Y1 9 12 1Y4
2Y2 7 15 2A3
GND 10 11 2A1
1A4 8 14 1Y3
10
11
12
13
Not to scale
9
Not to scale
2Y1
GND
2A1
1Y4
2A2
Pin Functions
PIN
I/O DESCRIPTION
NO. NAME
1 1G I Channel 1 output enable
2 1A1 I Channel 1, A side 1
3 2Y4 O Channel 2, Y side 4
4 1A2 I Channel 1, A side 2
5 2Y3 O Channel 2, Y side 3
6 1A3 I Channel 1, A side 3
7 2Y2 O Channel 2, Y side 2
8 1A4 I Channel 1, A side 4
9 2Y1 O Channel 2, Y side 1
10 GND — Ground
11 2A1 I Channel 2, A side 1
12 1Y4 O Channel 1, Y side 4
13 2A2 I Channel 2, A side 2
14 1Y3 O Channel 1, Y side 3
15 2A3 I Channel 2, A side 3
16 1Y2 O Channel 1, Y side 2
17 2A4 I Channel 2, A side 4
18 1Y1 O Channel 1, Y side 1
(1)
19 2G/2G I Channel 2 output enable
20 VCC — Power supply
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
Supply voltage, VCC (2) 7 V
SNx4LS24x 7
Input voltage, VI V
SNx4S24x 5.5
Off-state output voltage 5.5 V
Storage temperature, Tstg –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Voltage values are with respect to network ground terminal.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(2) Voltage values are with respect to network ground terminal.
(3) The package thermal impedance is calculated in accordance with JESD 51-7.
(1) For conditions shown as minimum or maximum, use the appropriate value specified under recommended operating conditions.
(2) All typical values are at VCC = 5 V and TA = 25°C.
(3) Not more than one output must be shorted at a time, and duration of the short-circuit must not exceed one second.
(1) For conditions shown as minimum or maximum, use the appropriate value specified under recommended operating conditions.
(2) All typical values are at VCC = 5 V, TA = 25°C.
Copyright © 1985–2016, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
SDLS144D – APRIL 1985 – REVISED OCTOBER 2016 www.ti.com
(3) Not more than one output must be shorted at a time, and duration of the short-circuit must not exceed one second.
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
4.5
3.5
Voltage (V)
2.5
1.5
0.5
Input
Output
-0.5
0 5 10 15 20
Time (ns) D001
Figure 1. Simulated Propagation Delay From Input to Output
Test
Point VCC VCC
Test RL
Point S1
RL
From Output
From Output Under Test (see Note B)
Under Test (see Note B) CL
CL (see Note A) 5 kΩ
(see Note A)
S2
Figure 2. Load Circuit,
For 2-State Totem-Pole Outputs
Figure 4. Load Circuit,
VCC For 3-State Outputs
RL High-Level
Pulse 1.3 V 1.3 V
From Output Test
Under Test Point tw
CL
(see Note A)
Low-Level
1.3 V 1.3 V
Pulse
3V 3V
Timing
1.3 V Input 1.3 V 1.3 V
Input
0V 0V
th
tsu tPLH tPHL
3V In-Phase
Data VOH
1.3 V 1.3 V Output 1.3 V 1.3 V
Input
0V (see Note D) VOL
Figure 6. Voltage Waveforms,
tPHL tPLH
Setup and Hold Times
Out-of-Phase VOH
Output 1.3 V 1.3 V
(see Note D) VOL
Output 3V
Control
(low-level 1.3 V 1.3 V
enabling)
0V
tPZL tPLZ
Waveform 1 ≈1.5 V
(see Notes C 1.3 V
and D) VOL + 0.3 V
VOL
tPZH tPHZ
VOH
Waveform 2 VOH – 0.3 V
(see Notes C 1.3 V
and D) ≈1.5 V
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
RL tw
From Output
Under Test (see Note B) Low-Level
1.5 V 1.5 V
Pulse
CL
(see Note A) Figure 12. Voltage Waveforms,
Pulse Durations
3V
Figure 9. Load Circuit, Timing
Input 1.5 V
For 2-State Totem-Pole Outputs
0V
th
VCC tsu
3V
Data
1.5 V 1.5 V
Input
RL 0V
In-Phase VOH
VCC Output 1.5 V 1.5 V
Test RL (see Note D) VOL
Point S1
tPHL tPLH
From Output
Under Test (see Note B) Out-of-Phase VOH
CL Output 1.5 V 1.5 V
(see Note A) (see Note D) VOL
1 kΩ
Figure 14. Voltage Waveforms,
Propagation Delay Times
S2
Output 3V
Control
(low-level 1.5 V 1.5 V
enabling) 0V
tPZL tPLZ
Waveform 1 ≈1.5 V
(see Notes C 1.5 V
and D) VOL + 0.5 V
VOL
tPZH tPHZ
VOH
Waveform 2 VOH − 0.5 V
(see Notes C 1.5 V
≈1.5 V
and D)
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
8 Detailed Description
8.1 Overview
This device is organized as two 4-bit buffers and drivers with separate output-enable (G) inputs. When G is low,
the device passes data from the A inputs to the Y outputs. When G is high, the outputs are in the high
impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device
as a translator in a mixed 3.3-V and 5-V system environment. To ensure the high-impedance state during power
up or power down, G must be tied to VCC through a pullup resistor; the minimum value of the resistor is
determined by the current-sinking capability of the driver.
1
1G 1
1G
2 18
1A1 1Y1 18
2 1Y1
1A1
4 16
1A2 1Y2
4 16
1A2 1Y2
6 14
1A3 1Y3 14
6 1Y3
1A3
8 12
1A4 1Y4 12
8 1Y4
1A4
19 19
2G 2G
11 9 11 9
2A1 2Y1 2A1 2Y1
13 7 13 7
2A2 2Y2 2A2 2Y2
15 5 15 5
2A3 2Y3 2A3 2Y3
17 3 17 3
2A4 2Y4 2A4 2Y4
Copyright © 2016, Texas Instruments Incorporated Copyright © 2016, Texas Instruments Incorporated
Pin numbers shown are for DB, DW, J, N, Pin numbers shown are for DB, DW, J, N,
NS, and W packages NS, and W packages
Figure 16. SNx4LS240 and SNx4S240 Figure 17. SNx4LS241 and SNx4S241
Logic Diagram Logic Diagram
1
1G
2 18
1A1 1Y1
4 16
1A2 1Y2
6 14
1A3 1Y3
8 12
1A4 1Y4
19
2G
11 9
2A1 2Y1
13 7
2A2 2Y2
15 5
2A3 2Y3
17 3
2A4 2Y4
Pin numbers shown are for DB, DW, J, N, NS, and W packages
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
VCC
VCC
9 kΩ NOM
R
Input
Output
GND
Copyright © 2016, Texas Instruments Incorporated
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
CL
2.9 V
1.6 V
1.2 V
0.3 V
Input Output Input Output Input Output Input Output Input Output
Copyright © 2016, Texas Instruments Incorporated
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
0.5
0.4
VOL VCC
(max) V @ 4.75 V
0.3
0.2
0.1
0 3 6 9 12 15 18 21 24 27
I OL (mA)
Figure 23. VOL vs IOL
'Ls240/
'S240
Output
Control
Figure 24. SNx4LS240 and SNx4S240 Used as System or Memory Bus Driver
The SNx4LS240 and SNx4S240 devices have two independently controlled 4-bit drivers, and can be used to
buffer signals in a bidirectional manner along a data bus. Figure 25 shows the SNx4LS240 or SNx4S240 used in
this manner.
'LS240/'S240
From
Output
Data
Ports
Bus
G Output-Port
Control
From
Input
Data
Ports
Bus
G Input-Port
Control
The enable pins on the SNx4LS241 and SNx4S241 devices can be used to help direct signals along a shared
party-line bus. Figure 26 shows a general configuration of how to implement this structure. Take care to ensure
that bus contention does not occur.
Party-Line
1/4 'LS241/'S241 1/4 'LS241/'S241
Multiple-Input/Output Bus
Driver Driver
Input A Input B
To Other To Other
Buffers Buffers
Output A Output B
Figure 26. Party-Line Bus System With Multiple Inputs, Outputs, and Receivers
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
11 Layout
VCC Input
Unused Input Output Unused Input Output
Input
Figure 27. Example Demonstrating How to Terminate Unused Inputs and Channels of a Transceiver
12.4 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
Product Folder Links: SN54LS240 SN54LS241 SN54LS244 SN54S240 SN54S241 SN54S244 SN74LS240
SN74LS241 SN74LS244 SN74S240 SN74S241 SN74S244
SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
SN74LS240, SN74LS241, SN74LS244, SN74S240, SN74S241, SN74S244
www.ti.com SDLS144D – APRIL 1985 – REVISED OCTOBER 2016
www.ti.com 11-Sep-2016
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
5962-7801201VSA ACTIVE CFP W 20 25 TBD A42 N / A for Pkg Type -55 to 125 5962-7801201VS
A
SNV54LS240W
7705701RA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 7705701RA
SNJ54LS244J
7705701SA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 7705701SA
SNJ54LS244W
78012012A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 78012012A
SNJ54LS
240FK
7801201RA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 7801201RA
SNJ54LS240J
7801201SA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 7801201SA
SNJ54LS240W
JM38510/32401B2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 JM38510/
32401B2A
JM38510/32401BRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32401BRA
JM38510/32401BSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32401BSA
JM38510/32402B2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 JM38510/
32402B2A
JM38510/32402BRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32402BRA
JM38510/32402BSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32402BSA
JM38510/32403B2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 JM38510/
32403B2A
JM38510/32403BRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403BRA
JM38510/32403BSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403BSA
JM38510/32403SRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403SRA
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 11-Sep-2016
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
JM38510/32403SSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403SSA
M38510/32401B2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 JM38510/
32401B2A
M38510/32401BRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32401BRA
M38510/32401BSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32401BSA
M38510/32402B2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 JM38510/
32402B2A
M38510/32402BRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32402BRA
M38510/32402BSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32402BSA
M38510/32403B2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 JM38510/
32403B2A
M38510/32403BRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403BRA
M38510/32403BSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403BSA
M38510/32403SRA ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403SRA
M38510/32403SSA ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
32403SSA
SN54LS240J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SN54LS240J
SN54LS241J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SN54LS241J
SN54LS244J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SN54LS244J
SN54S240J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SN54S240J
SN54S241J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SN54S241J
SN54S244J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SN54S244J
Addendum-Page 2
PACKAGE OPTION ADDENDUM
www.ti.com 11-Sep-2016
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
Addendum-Page 3
PACKAGE OPTION ADDENDUM
www.ti.com 11-Sep-2016
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
Addendum-Page 4
PACKAGE OPTION ADDENDUM
www.ti.com 11-Sep-2016
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
SNJ54LS241W ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 SNJ54LS241W
SNJ54LS244FK ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 SNJ54LS
244FK
SNJ54LS244J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 7705701RA
SNJ54LS244J
SNJ54LS244W ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 7705701SA
SNJ54LS244W
SNJ54S240FK ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 SNJ54S
240FK
SNJ54S240J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SNJ54S240J
SNJ54S240W ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 SNJ54S240W
SNJ54S241FK ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 SNJ54S
241FK
Addendum-Page 5
PACKAGE OPTION ADDENDUM
www.ti.com 11-Sep-2016
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
SNJ54S241J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SNJ54S241J
SNJ54S244J ACTIVE CDIP J 20 1 TBD A42 N / A for Pkg Type -55 to 125 SNJ54S244J
SNJ54S244W ACTIVE CFP W 20 1 TBD A42 N / A for Pkg Type -55 to 125 SNJ54S244W
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 6
PACKAGE OPTION ADDENDUM
www.ti.com 11-Sep-2016
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF SN54LS240, SN54LS240-SP, SN54LS241, SN54LS244, SN54LS244-SP, SN54S240, SN54S241, SN54S244, SN74LS240, SN74LS241,
SN74LS244, SN74S240, SN74S241, SN74S244 :
• Catalog: SN74LS240, SN54LS240, SN74LS241, SN74LS244, SN54LS244, SN74S240, SN74S241, SN74S244
• Military: SN54LS240, SN54LS241, SN54LS244, SN54S240, SN54S241, SN54S244
• Space: SN54LS240-SP, SN54LS244-SP
Addendum-Page 7
PACKAGE MATERIALS INFORMATION
www.ti.com 17-Aug-2016
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 17-Aug-2016
Pack Materials-Page 2
PACKAGE OUTLINE
DW0020A SCALE 1.200
SOIC - 2.65 mm max height
SOIC
13.0 2X
12.6 11.43
NOTE 3
10
11
0.51
20X
7.6 0.31 2.65 MAX
B 0.25 C A B
7.4
NOTE 4
0.33
TYP
0.10
0.25
SEE DETAIL A GAGE PLANE
1.27 0.3
0 -8 0.40 0.1
DETAIL A
TYPICAL
4220724/A 05/2016
NOTES:
1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.
www.ti.com
EXAMPLE BOARD LAYOUT
DW0020A SOIC - 2.65 mm max height
SOIC
1
20
20X (0.6)
18X (1.27)
SYMM
(R0.05)
TYP
10 11
(9.3)
www.ti.com
EXAMPLE STENCIL DESIGN
DW0020A SOIC - 2.65 mm max height
SOIC
20X (2)
SYMM
1
20
20X (0.6)
18X (1.27)
SYMM
10 11
(9.3)
4220724/A 05/2016
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
MECHANICAL DATA
0,38
0,65 0,15 M
0,22
28 15
0,25
0,09
5,60 8,20
5,00 7,40
Gage Plane
1 14 0,25
A 0°–ā8° 0,95
0,55
Seating Plane
PINS **
14 16 20 24 28 30 38
DIM
4040065 /E 12/01
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products Applications
Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive
Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications
Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers
DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps
DSP dsp.ti.com Energy and Lighting www.ti.com/energy
Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Security www.ti.com/security
Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video
RFID www.ti-rfid.com
OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com
Wireless Connectivity www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated