Compal La-4141p r1.0 Schematics PDF
Compal La-4141p r1.0 Schematics PDF
Compal La-4141p r1.0 Schematics PDF
1 1
JITR1/R2_DDR3 2
Schematics Document
Mobile Penryn uFCPGA with Intel
3
Cantiga_GM/PM+ICH9-M core logic 3
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Cover Sheet
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Sheet 1 of 52
A B C D E
A B C D E
ZZZ2
Compal confidential
File Name : POWER Board CAP SENSE LEDs Board CONTROL Board
14W_PCB_LA4142P
MODEM_CX20548
VRAM 16*16 Mobile Penryn MDC board
1 VRAM 32*16 uFCPGA-478 CPU
1
page20,21
PCI-E X16 Clock Gen.
nVIDIA NB9M page5,6,7 SLG8SP556VTR
ICS9LPRS387AKLFT
page16,19 page22
H_A#(3..35)
FSB
H_D#(0..63) 667/800/1066MHz
Card reader(XD/SD
MMC/MS/MS-Pro Int.KBD
HD SD) page36 page37
SUB Board page32,36 SATA HDD
BIOS page38
Connector page39
*RJ45 CONN Touch Pad
*1394 CONN
*RJ11 CONN page37
SATA CDROM
*DC JACK
*MIC IN JACK
*HP OUT JACK
*USB CONN Connector page39
*SWITCH
4
*LED 4
*SWITCH
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
MB Block Diagram
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, January 09, 2008 Sheet 2 of 52
A B C D E
A B C D E
+5VS
+3VS SMBUS, SPI and I2C Control Table
+1.5VS
1
power 1
plane +0.9VS SERIAL NEW CLK CAP Mini Mini THERMAL THERMAL
SOURCE HDMI LVDS CRT HDCP EEPROM BATT SENSOR SENSOR
+VCCP CARD GEN sensor CARD1 CARD2 (VGA) (CPU)
+5VALW +1.8V +CPU_CORE
+B +VGA_CORE
EC_SMB_CK1
EC_SMB_DA1
KB926 X X X X V X X X X X V V X
+3VALW +1.8VS
EC_SMB_CK2
EC_SMB_DA2
KB926 X X X X X X X V X X X V V
State
ICH_SMBCLK
ICH_SMBDAT ICH9 X X X X X V V X V V X X X
LVDS_SCL
LVDS_SDA Cantiga
X V X X X X X X X X X X X
GMCH_CRT_CLK
S0
O O O O GMCH_CRT_DAT Cantiga
X X V X X X X X X X X X X
HDMICLK_NB
S1
O O O O HDMIDAT_NB Cantiga
V X X X X X X X X X X X X
2
S3
O O O X
VGA_DDCCLK
VGA_DDCDATA VGA X X V X X X X X X X X X X 2
S5 S4/AC
O O X X
VGA_LVDS_SCL
VGA_LVDS_DAT VGA X V X X X X X X X X X X X
VGA_HDMI_SCL
S5 S4/ Battery only
O X X X VGA_HDMI_DAT VGA
V X X X X X X X X X X X X
S5 S4/AC & Battery
X X X X
HDCP_SMB_CK1
HDCP_SMB_DA1 VGA X X X X V X X X X X X X X
don't exist
FSEL#SPICS#_SB
FRD#SPI_SO_SB
SPI_CLK_SB
FWR#SPI_SI_SB
ICH9 X X X X V X X X X X X X X
DDR3 Voltage Rails
FSEL#SPICS#
+5VS
FRD#SPI_SO
SPI_CLK
FWR#SPI_SI
KB926 X X X X V X X X X X X X X
+3VS
+1.5VS
power
plane +0.75V
3 3
+VCCP
+5VALW +1.5V +CPU_CORE
+B +VGA_CORE
+3VALW +1.8VS
State
S0
O O O O
S1
O O O O
S3
4
O O O X 4
S5 S4/AC
O O X X
S5 S4/ Battery only
O X X X Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/10/15 Deciphered Date 2008/10/15 Title
S5 S4/AC & Battery MB Notes List
don't exist X X X X THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, January 09, 2008 Sheet 3 of 52
A B C D E
A B C D E
POWER SQUENCE
The ramp time for any rail must be more than 40us
3 3
(+3VS) VDD33
(1.1VS) PEX_VDD
tNVVDD>=0
(+VGA_CORE) NVVDD
tNV-FB
tFBVDDQ>=0
4
(1.8VS) FBVDDQ 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
VGA Notes List
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, January 09, 2008 Sheet 4 of 52
A B C D E
5 4 3 2 1
XDP_DBRESET# 1 2 @ 1K_0402_5%
R43
+VCCP
ADDR GROUP_0
H_A#4 L5 E2 H_BNR#
A[4]# BNR# H_BNR# <8>
H_A#5 L4 G5 H_BPRI#
A[5]# BPRI# H_BPRI# <8>
1
H_A#6 K5 R83
H_A#7 A[6]# H_DEFER# 56_0402_5%
M3 A[7]# DEFER# H5 H_DEFER# <8>
H_A#8 N2 F21 H_DRDY# XDP_TRST# R16 1 2 54.9_0402_1%
A[8]# DRDY# H_DRDY# <8>
H_A#9 J1 E1 H_DBSY#
A[9]# DBSY# H_DBSY# <8>
H_A#10 N3 XDP_TCK R15 1 2 54.9_0402_1%
2
H_A#11 A[10]# H_BR0#
P5 A[11]# BR0# F1 H_BR0# <8>
H_A#12 P2 A[12]#
CONTROL
H_A#13 L2 D20 H_IERR#
H_A#14 A[13]# IERR# H_INIT#
P4 A[14]# INIT# B3 H_INIT# <27>
H_A#15 P1
H_A#16 A[15]# H_LOCK#
R1 A[16]# LOCK# H4 H_LOCK# <8>
H_ADSTB#0 M1
<8> H_ADSTB#0 ADSTB[0]#
C1 H_RESET#
RESET# H_RESET# <8>
H_REQ#0 K3 F3 H_RS#0
<8> H_REQ#0 REQ[0]# RS[0]# H_RS#0 <8> +3VS
H_REQ#1 H2 F4 H_RS#1
<8> H_REQ#1 REQ[1]# RS[1]# H_RS#1 <8> +3VS
H_REQ#2 K2 G3 H_RS#2
<8> H_REQ#2 REQ[2]# RS[2]# H_RS#2 <8>
H_REQ#3 J3 G2 H_TRDY#
<8> H_REQ#3 REQ[3]# TRDY# H_TRDY# <8>
2
H_REQ#4 L1
<8> H_REQ#4 REQ[4]# H_HIT# R95
0.1U_0402_16V4Z
<8> H_A#[17..35] HIT# G6 H_HIT# <8> 1
H_A#17 Y2 E4 H_HITM# 10K_0402_5%
A[17]# HITM# H_HITM# <8> C89
H_A#18 U5
H_A#19 A[18]# XDP_BPM#0
R3 AD4
1
A[19]# BPM[0]# 2
ADDR GROUP_1
H_FERR# A5 C7 H_THERMTRIP#
<27> H_FERR# FERR# THERMTRIP# H_THERMTRIP# <8,27>
H_IGNNE# C4
<27> H_IGNNE# IGNNE#
H_STPCLK# D5
<27> H_STPCLK# STPCLK#
H_INTR C6 H CLK
<27> H_INTR
<27> H_NMI
H_NMI
H_SMI#
B4
A3
LINT0
LINT1 BCLK[0] A22
A21
CLK_CPU_BCLK
CLK_CPU_BCLK#
CLK_CPU_BCLK <22> FAN1 Conn
<27> H_SMI# SMI# BCLK[1] CLK_CPU_BCLK# <22>
M4 +5VS +5VS
RSVD[01] C594 10U_0805_10V4Z
B
N5 RSVD[02] H_THERMDA, H_THERMDC routing together, B
T2 RSVD[03] 1 2
1
V3 Trace width / Spacing = 10 / 10 mil
RSVD[04] D17
B2
RESERVED
2
CONNECT F6
RSVD[08] +VCC_FAN1 3
VIN GND
6 @ BAS16_SOT23-3
RSVD[09] EN_FAN1 EN_FAN1_R VO GND
<35> EN_FAN1 1 2 4 VSET GND 5 1 2
R667 G993P1UF_SOP8
1K_0402_5% 1 C595
Penryn 1U_0603_10V4Z
C810 1 2
0.1U_0402_16V4Z
2 +3VS C597
0.1U_0402_16V4Z
1 2
1
R469
10K_0402_5%
40mil JP13
2
+VCC_FAN1
1
<35> FAN_SPEED1 2
3
1
C596 ACES_85205-03001
1000P_0402_50V7K ME@
A 2 A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Penryn (1/3)
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 5 of 52
5 4 3 2 1
5 4 3 2 1
+CPU_CORE +CPU_CORE
CONN@
JCPUC
<8> H_D#[0..15] CONN@ A7 AB20
H_D#[32..47] <8> VCC[001] VCC[068]
JCPUB A9 AB7
H_D#0 H_D#32 VCC[002] VCC[069]
E22 D[0]# D[32]# Y22 A10 VCC[003] VCC[070] AC7
D H_D#1 F24 AB24 H_D#33 A12 AC9 D
H_D#2 D[1]# D[33]# H_D#34 VCC[004] VCC[071]
E26 D[2]# D[34]# V24 A13 VCC[005] VCC[072] AC12
DATA GRP 0
H_D#3 G22 V26 H_D#35 A15 AC13
D[3]# D[35]# VCC[006] VCC[073]
DATA GRP 2
H_D#4 F23 V23 H_D#36 A17 AC15
H_D#5 D[4]# D[36]# H_D#37 VCC[007] VCC[074]
G25 D[5]# D[37]# T22 A18 VCC[008] VCC[075] AC17
H_D#6 E25 U25 H_D#38 A20 AC18
H_D#7 D[6]# D[38]# H_D#39 VCC[009] VCC[076]
E23 D[7]# D[39]# U23 B7 VCC[010] VCC[077] AD7
H_D#8 K24 Y25 H_D#40 B9 AD9
H_D#9 D[8]# D[40]# H_D#41 VCC[011] VCC[078]
G24 D[9]# D[41]# W22 B10 VCC[012] VCC[079] AD10
H_D#10 J24 Y23 H_D#42 B12 AD12
H_D#11 D[10]# D[42]# H_D#43 VCC[013] VCC[080]
J23 D[11]# D[43]# W24 B14 VCC[014] VCC[081] AD14
H_D#12 H22 W25 H_D#44 B15 AD15
H_D#13 D[12]# D[44]# H_D#45 VCC[015] VCC[082]
F26 D[13]# D[45]# AA23 B17 VCC[016] VCC[083] AD17
H_D#14 K22 AA24 H_D#46 B18 AD18
H_D#15 D[14]# D[46]# H_D#47 VCC[017] VCC[084]
H23 D[15]# D[47]# AB25 B20 VCC[018] VCC[085] AE9
H_DSTBN#0 J26 Y26 H_DSTBN#2 C9 AE10
<8> H_DSTBN#0 DSTBN[0]# DSTBN[2]# H_DSTBN#2 <8> VCC[019] VCC[086]
H_DSTBP#0 H26 AA26 H_DSTBP#2 C10 AE12
<8> H_DSTBP#0 DSTBP[0]# DSTBP[2]# H_DSTBP#2 <8> VCC[020] VCC[087]
H_DINV#0 H25 U22 H_DINV#2 C12 AE13
<8> H_DINV#0 DINV[0]# DINV[2]# H_DINV#2 <8> VCC[021] VCC[088]
<8> H_D#[16..31] H_D#[48..63] <8> C13 VCC[022] VCC[089] AE15
C15 VCC[023] VCC[090] AE17
H_D#16 N22 AE24 H_D#48 C17 AE18
H_D#17 D[16]# D[48]# H_D#49 VCC[024] VCC[091]
K25 D[17]# D[49]# AD24 C18 VCC[025] VCC[092] AE20
H_D#18 P26 AA21 H_D#50 D9 AF9
H_D#19 D[18]# D[50]# H_D#51 VCC[026] VCC[093]
R23 D[19]# D[51]# AB22 D10 VCC[027] VCC[094] AF10
H_D#20 L23 AB21 H_D#52 D12 AF12
D[20]# D[52]# VCC[028] VCC[095]
DATA GRP 1
H_D#21 M24 AC26 H_D#53 D14 AF14
D[21]# D[53]# VCC[029] VCC[096]
DATA GRP 3
H_D#22 L22 AD20 H_D#54 D15 AF15
H_D#23 D[22]# D[54]# H_D#55 VCC[030] VCC[097]
M23 D[23]# D[55]# AE22 D17 VCC[031] VCC[098] AF17 For testing purpose only
H_D#24 P25 AF23 H_D#56 D18 AF18
C H_D#25 D[24]# D[56]# H_D#57 VCC[032] VCC[099] +VCCP C
P23 D[25]# D[57]# AC25 E7 VCC[033] VCC[100] AF20
H_D#26 P22 AE21 H_D#58 E9 R47 0_0402_5%
H_D#27 D[26]# D[58]# H_D#59 VCC[034]
T24 D[27]# D[59]# AD21 E10 VCC[035] VCCP[01] G21 2 1
H_D#28 R24 AC22 H_D#60 E12 V6 2 1
H_D#29 D[28]# D[60]# H_D#61 VCC[036] VCCP[02] R8 0_0402_5%
L25 D[29]# D[61]# AD23 E13 VCC[037] VCCP[03] J6
H_D#30 T25 AF22 H_D#62 E15 K6
H_D#31 D[30]# D[62]# H_D#63 VCC[038] VCCP[04]
N25 D[31]# D[63]# AC23 E17 VCC[039] VCCP[05] M6
H_DSTBN#1 L26 AE25 H_DSTBN#3 E18 J21
<8> H_DSTBN#1 DSTBN[1]# DSTBN[3]# H_DSTBN#3 <8> VCC[040] VCCP[06]
H_DSTBP#1 M26 AF24 H_DSTBP#3 E20 K21
<8> H_DSTBP#1 DSTBP[1]# DSTBP[3]# H_DSTBP#3 <8> VCC[041] VCCP[07]
H_DINV#1 N24 AC20 H_DINV#3 F7 M21
<8> H_DINV#1 DINV[1]# DINV[3]# H_DINV#3 <8> VCC[042] VCCP[08]
F9 VCC[043] VCCP[09] N21
+CPU_GTLREF AD26 R26 COMP0 R63 1 2 27.4_0402_1% F10 N6
R45 GTLREF COMP[0] VCC[044] VCCP[10]
1 2 @ 1K_0402_5% TEST1 C23 TEST1 MISC COMP[1] U26 COMP1 R64 1 2 54.9_0402_1% F12 VCC[045] VCCP[11] R21
R46 1 2 @ 1K_0402_5% TEST2 D25 AA1 COMP2 R10 1 2 27.4_0402_1% F14 R6
T16 TEST3 TEST2 COMP[2] COMP3 R9 1 54.9_0402_1% VCC[046] VCCP[12]
C24 TEST3 COMP[3] Y1 2 F15 VCC[047] VCCP[13] T21
T15 TEST4 AF26 F17 T6 Near pin B26
T14 TEST5 TEST4 H_DPRSTP# VCC[048] VCCP[14]
AF1 TEST5 DPRSTP# E5 H_DPRSTP# <8,27,50> F18 VCC[049] VCCP[15] V21
T17 TEST6 A26 B5 H_DPSLP# F20 W21
TEST6 DPSLP# H_DPSLP# <27> VCC[050] VCCP[16]
T10 TEST7 C3 D24 H_DPWR# AA7 20mils
TEST7 DPWR# H_DPWR# <8> VCC[051]
CPU_BSEL0 B22 D6 H_PWRGOOD AA9 B26
<22> CPU_BSEL0 BSEL[0] PWRGOOD H_PWRGOOD <27> VCC[052] VCCA[01] +1.5VS
0.01U_0402_16V7K
Trace Close CPU < 0.5' CPU_BSEL1 B23 D7 H_CPUSLP# AA10 C26
<22> CPU_BSEL1 BSEL[1] SLP# H_CPUSLP# <8> VCC[053] VCCA[02]
10U_0805_10V4Z
CPU_BSEL2 C21 AE6 H_PSI# AA12
<22> CPU_BSEL2 BSEL[2] PSI# H_PSI# <50> VCC[054]
AA13 VCC[055] VID[0] AD6 CPU_VID0 <50>
Penryn AA15 AF5 1 1
VCC[056] VID[1] CPU_VID1 <50>
Width=4 mil , AA17 VCC[057] VID[2] AE5 CPU_VID2 <50>
C599
C598
AA18 AF4 CPU_VID3 <50>
Spacing: 15mil AA20
VCC[058] VID[3]
AE3 CPU_VID4 <50>
VCC[059] VID[4] 2 2
(55Ohm) AB9 VCC[060] VID[5] AF3 CPU_VID5 <50>
B TRACE CLOSELY CPU < 0.5' AC10 VCC[061] VID[6] AE2 CPU_VID6 <50> B
AB10 VCC[062]
COMP0, COMP2 layout : Width 18mils and Space 25mils (27.4Ohms) AB12 VCC[063]
AB14 AF7 VCCSENSE
COMP1, COMP3 layout : Width 4mils and Space 25mils (55Ohms) AB15
VCC[064] VCCSENSE VCCSENSE <50>
VCC[065]
AB17 VCC[066]
AB18 AE7 VSSSENSE
VCC[067] VSSSENSE VSSSENSE <50>
Penryn
.
layout note: Route TEST3 & TEST5 traces on ground referenced layer to the TPs
+VCCP
FSB BCLK BSEL2 BSEL1 BSEL0 Length match within 25 mils. +CPU_CORE
1
within 500mils.
Close to CPU pin AD26
within 500mils.
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/10/15 Deciphered Date 2008/10/15 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Penryn (2/3)
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 6 of 52
5 4 3 2 1
5 4 3 2 1
CONN@
JCPUD
A4 VSS[001] VSS[082] P6
A8 VSS[002] VSS[083] P21
A11 VSS[003] VSS[084] P24
A14 VSS[004] VSS[085] R2
+CPU_CORE
A16 VSS[005] VSS[086] R5
A19 VSS[006] VSS[087] R22
A23 VSS[007] VSS[088] R25
D AF2 VSS[008] VSS[089] T1 1 1 1 1 1 1 1 1 D
B6 VSS[009] VSS[090] T4
B8 T23 Place these capacitors on L8 C13 C39 C36 C30 C27 C19 C14 C12
VSS[010] VSS[091] (North side,Secondary Layer) 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M
B11 VSS[011] VSS[092] T26
2 2 2 2 2 2 2 2
B13 VSS[012] VSS[093] U3
B16 VSS[013] VSS[094] U6
B19 VSS[014] VSS[095] U21
B21 VSS[015] VSS[096] U24
+CPU_CORE
B24 VSS[016] VSS[097] V2
C5 VSS[017] VSS[098] V5
C8 VSS[018] VSS[099] V22
C11 VSS[019] VSS[100] V25 1 1 1 1 1 1 1 1
C14 W1 @ @
VSS[020] VSS[101] Place these capacitors on L8 C28 C24 C40 C37 C31 C26 C20 C15
C16 VSS[021] VSS[102] W4
C19 W23 (North side,Secondary Layer) 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M
VSS[022] VSS[103] 2 2 2 2 2 2 2 2
C2 VSS[023] VSS[104] W26
C22 VSS[024] VSS[105] Y3
C25 VSS[025] VSS[106] Y6
D1 VSS[026] VSS[107] Y21
+CPU_CORE
D4 VSS[027] VSS[108] Y24
D8 VSS[028] VSS[109] AA2
D11 VSS[029] VSS[110] AA5
D13 VSS[030] VSS[111] AA8 1 1 1 1 1 1 1 1
D16 VSS[031] VSS[112] AA11
D19 AA14 Place these capacitors on L8 C583 C585 C586 C589 C591 C593 C582 C584
VSS[032] VSS[113] (Sorth side,Secondary Layer) 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M
D23 VSS[033] VSS[114] AA16
2 2 2 2 2 2 2 2
D26 VSS[034] VSS[115] AA19
E3 VSS[035] VSS[116] AA22
E6 VSS[036] VSS[117] AA25
C E8 AB1 C
VSS[037] VSS[118] +CPU_CORE
E11 VSS[038] VSS[119] AB4
E14 VSS[039] VSS[120] AB8
E16 VSS[040] VSS[121] AB11
E19 VSS[041] VSS[122] AB13 1 1 1 1 1 1 1 1
E21 AB16 @ @
VSS[042] VSS[123] Place these capacitors on L8 C588 C587 C590 C592 C35 C29 C25 C33
E24 VSS[043] VSS[124] AB19
F5 AB23 (Sorth side,Secondary Layer) 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M 10U_0805_6.3V6M
VSS[044] VSS[125] 2 2 2 2 2 2 2 2
F8 VSS[045] VSS[126] AB26
F11 VSS[046] VSS[127] AC3
F13 VSS[047] VSS[128] AC6
F16 VSS[048] VSS[129] AC8
F19 VSS[049] VSS[130] AC11
F2 VSS[050] VSS[131] AC14 Mid Frequence Decoupling
F22 VSS[051] VSS[132] AC16
F25 VSS[052] VSS[133] AC19
G4 VSS[053] VSS[134] AC21
G1 VSS[054] VSS[135] AC24
G23 VSS[055] VSS[136] AD2
G26 VSS[056] VSS[137] AD5
+CPU_CORE
H3 VSS[057] VSS[138] AD8
H6 VSS[058] VSS[139] AD11
H21 VSS[059] VSS[140] AD13
H24 VSS[060] VSS[141] AD16
330U_D2_2.5VY_R9M
330U_D2_2.5VY_R9M
330U_D2_2.5VY_R9M
330U_D2_2.5VY_R9M
J2 VSS[061] VSS[142] AD19
J5 AD22
J22
J25
VSS[062]
VSS[063]
VSS[143]
VSS[144] AD25
AE1
1 1 1 @ 1 ESR <= 1.5m ohm
VSS[064] VSS[145] + + + +
Capacitor > 1980uF
C47
C17
C16
K1 VSS[065] VSS[146] AE4 North Side Secondary
B B
C41
K4 VSS[066] VSS[147] AE8 South Side Secondary
K23 VSS[067] VSS[148] AE11
2 2 2 2
K26 VSS[068] VSS[149] AE14
L3 VSS[069] VSS[150] AE16
L6 VSS[070] VSS[151] AE19
L21 VSS[071] VSS[152] AE23
L24 VSS[072] VSS[153] AE26
M2 VSS[073] VSS[154] A2
M5 VSS[074] VSS[155] AF6
M22 VSS[075] VSS[156] AF8
M25 VSS[076] VSS[157] AF11
N1 VSS[077] VSS[158] AF13
N4 VSS[078] VSS[159] AF16
N23 VSS[079] VSS[160] AF19
N26 AF21 +VCCP
P3
VSS[080]
VSS[081]
VSS[161]
VSS[162] A25 REMOVE?
VSS[163] AF25
1
Penryn 1 1 1 1 1 1
. C8 + Place these inside
C11 C10 C51 C50 C48 C9 socket cavity on L8
220U_D2_4VM 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z (North side
2 2 2 2 2 2 2 Secondary)
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Penryn (3/3)
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, March 07, 2008 Sheet 7 of 52
5 4 3 2 1
5 4 3 2 1
U26B
<6> H_D#[0..63] H_A#[3..35] <5>
U26A T69 M36 AP24 M_CLK_DDR0 M_CLK_DDR0 <14>
H_A#3 RSVD1 SA_CK_0 M_CLK_DDR1
H_A#_3 A14 T70 N36 RSVD2 SA_CK_1 AT21 M_CLK_DDR1 <14>
H_D#0 F2 C15 H_A#4 T58 R33 AV24 M_CLK_DDR2 M_CLK_DDR2 <15>
H_D#_0 H_A#_4 +1.5V RSVD3 SB_CK_0
0.01U_0402_25V7K
H_D#1 H_A#5 M_CLK_DDR3
2.2U_0603_6.3V4Z
G8 F16 T33 AU20
COMPENSATION
H_D#_1 H_A#_5 T66 RSVD4 SB_CK_1 M_CLK_DDR3 <15>
H_D#2 F8 H13 H_A#6 T23 AH9
H_D#3 H_D#_2 H_A#_6 H_A#7 RSVD5 M_CLK_DDR#0
E6 H_D#_3 H_A#_7 C18 2 2 T25 AH10 RSVD6 SA_CK#_0 AR24 M_CLK_DDR#0 <14>
1
H_D#4 G2 M16 H_A#8 T27 AH12 AR21 M_CLK_DDR#1
H_D#_4 H_A#_8 RSVD7 SA_CK#_1 M_CLK_DDR#1 <14>
C641
H_D#5 H6 J13 H_A#9 R126 T30 AH13 AU24 M_CLK_DDR#2
H_D#_5 H_A#_9 RSVD8 SB_CK#_0 M_CLK_DDR#2 <15>
C640
H_D#6 H2 P16 H_A#10 T26 K12 AV20 M_CLK_DDR#3
H_D#_6 H_A#_10 1 1 RSVD9 SB_CK#_1 M_CLK_DDR#3 <15>
H_D#7 F6 R16 H_A#11 1K_0402_1% T62 AL34
H_D#8 H_D#_7 H_A#_11 H_A#12 RSVD10 DDR_CKE0_DIMMA +1.5V
D4 N17 T61 AK34 BC28 DDR_CKE0_DIMMA <14>
2
H_D#9 H_D#_8 H_A#_12 H_A#13 SMRCOMP_VOH RSVD11 SA_CKE_0 DDR_CKE1_DIMMA
H3 H_D#_9 H_A#_13 M13 T67 AN35 RSVD12 SA_CKE_1 AY28 DDR_CKE1_DIMMA <14>
H_D#10 M9 E17 H_A#14 T68 AM35 AY36 DDR_CKE2_DIMMB
H_D#_10 H_A#_14 RSVD13 SB_CKE_0 DDR_CKE2_DIMMB <15>
1
H_D#11 M11 P17 H_A#15 T44 T24 BB36 DDR_CKE3_DIMMB
H_D#_11 H_A#_15 RSVD14 SB_CKE_1 DDR_CKE3_DIMMB <15>
H_D#12 J1 F17 H_A#16 R501
H_D#13 H_D#_12 H_A#_16 H_A#17 3.01K_0402_1% DDR_CS0_DIMMA#
J2 H_D#_13 H_A#_17 G20 SA_CS#_0 BA17 DDR_CS0_DIMMA# <14>
2
D NA lead free D
H_D#14 N12 B19 H_A#18 AY16 DDR_CS1_DIMMA#
H_D#_14 H_A#_18 SA_CS#_1 DDR_CS1_DIMMA# <14>
H_D#15 J6 J16 H_A#19 T56 B31 AV16 DDR_CS2_DIMMB# R125
DDR_CS2_DIMMB# <15>
2
H_D#16 H_D#_15 H_A#_19 H_A#20 SMRCOMP_VOL RSVD15 SB_CS#_0 DDR_CS3_DIMMB#
P2 H_D#_16 H_A#_20 E20 T84 B2 RSVD16 AR13 DDR_CS3_DIMMB# <15> 80.6_0402_1%
RSVD
H_D#18 H_A#22 M_ODT0
0.01U_0402_25V7K
2.2U_0603_6.3V4Z
R2 J20 BD17 M_ODT0 <14>
1
H_D#19 H_D#_18 H_A#_22 H_A#23 R500 SA_ODT_0 M_ODT1
N9 H_D#_19 H_A#_23 L17 1 1 SA_ODT_1 AY17 M_ODT1 <14>
H_D#20 L6 A17 H_A#24 T40 AY21 BF15 M_ODT2 M_ODT2 <15>
H_D#_20 H_A#_24 RSVD20 SB_ODT_O
C635
H_D#21 M5 B17 H_A#25 1K_0402_1% AY13 M_ODT3 M_ODT3 <15>20mil
H_D#_21 H_A#_25 SB_ODT_1
C636
H_D#22 J3 L16 H_A#26
2
H_D#23 H_D#_22 H_A#_26 H_A#27 2 2 SMRCOMP
N2 H_D#_23 H_A#_27 C21 SM_RCOMP BG22 For Crestline: 20ohm
H_D#24 R1 J17 H_A#28 T87 BG23 BH21 SMRCOMP# R497 1 2 80.6_0402_1% For Calero: 80.6ohm
H_D#25 H_D#_24 H_A#_28 H_A#29 RSVD22 SM_RCOMP#
N5 H_D#_25 H_A#_29 H20 T88 BF23 RSVD23 For Cantiga: 80.6ohm
H_D#26 N6 B18 H_A#30 T34 BH18 BF28 SMRCOMP_VOH
H_D#27 H_D#_26 H_A#_30 H_A#31 RSVD24 SM_RCOMP_VOH SMRCOMP_VOL R483 1
P13 H_D#_27 H_A#_31 K17 T35 BF18 RSVD25 SM_RCOMP_VOL BH28 2 0_0402_5% 1.5V_PGOOD <48>
H_D#28 N8 B20 H_A#32 R175 1 2 12K_0402_5%
H_D#_28 H_A#_32 DDR3_SM_PWROK <35>
H_D#29 L7 F21 H_A#33 AV42 +DDR_MCH_REF @
H_D#30 H_D#_29 H_A#_33 H_A#34 SM_VREF SM_PWROK R148 1 @
N10 H_D#_30 H_A#_34 K21 SM_PWROK AR36 2 10K_0402_5%
H_D#31 M3 L20 H_A#35 BF17 SM_REXT 1 2
H_D#32 H_D#_31 H_A#_35 SM_REXT TP_SM_DRAMRST# R111
Y3 H_D#_32 SM_DRAMRST# BC36 SM_DRAMRST# <14,15>
H_D#33 AD14 H12 H_ADS# 499_0402_1%
H_D#_33 H_ADS# H_ADS# <5>
H_D#34 Y6 B16 H_ADSTB#0 DDR3
H_D#_34 H_ADSTB#_0 H_ADSTB#0 <5>
H_D#35 Y10 G17 H_ADSTB#1 B38 CLK_MCH_DREFCLK
H_D#_35 H_ADSTB#_1 H_ADSTB#1 <5> DPLL_REF_CLK CLK_MCH_DREFCLK <22>
H_D#36 Y12 A9 H_BNR# A38 CLK_MCH_DREFCLK#
H_D#_36 H_BNR# H_BNR# <5> DPLL_REF_CLK# CLK_MCH_DREFCLK# <22>
HOST
CLK
W2 H_D#_39 H_DEFER# E9 H_DEFER# <5>
H_D#40 AA8 B10 H_DBSY# F43 CLK_MCH_3GPLL
H_D#_40 H_DBSY# H_DBSY# <5> PEG_CLK CLK_MCH_3GPLL <22>
H_D#41 Y9 AH7 CLK_MCH_BCLK E43 CLK_MCH_3GPLL#
H_D#_41 HPLL_CLK CLK_MCH_BCLK <22> PEG_CLK# CLK_MCH_3GPLL# <22>
H_D#42 AA13 AH6 CLK_MCH_BCLK#
H_D#_42 HPLL_CLK# CLK_MCH_BCLK# <22>
H_D#43 AA9 J11 H_DPWR#
H_D#_43 H_DPWR# H_DPWR# <6>
H_D#44 AA11 F9 H_DRDY#
H_D#_44 H_DRDY# H_DRDY# <5>
H_D#45 AD11 H9 H_HIT# AE41 DMI_TXN0
H_D#_45 H_HIT# H_HIT# <5> DMI_RXN_0 DMI_TXN0 <28>
H_D#46 AD10 E12 H_HITM# AE37 DMI_TXN1
H_D#_46 H_HITM# H_HITM# <5> DMI_RXN_1 DMI_TXN1 <28>
H_D#47 AD13 H11 H_LOCK# AE47 DMI_TXN2
H_D#_47 H_LOCK# H_LOCK# <5> DMI_RXN_2 DMI_TXN2 <28>
H_D#48 AE12 C9 H_TRDY# H_TRDY# <5> AH39 DMI_TXN3
H_D#_48 H_TRDY# DMI_RXN_3 DMI_TXN3 <28>
H_D#49 AE9
H_D#50 H_D#_49 DMI_TXP0
AA2 H_D#_50 DMI_RXP_0 AE40 DMI_TXP0 <28>
C H_D#51 AD8 MCH_CLKSEL0 T25 AE38 DMI_TXP1 C
H_D#_51 <22> MCH_CLKSEL0 CFG_0 DMI_RXP_1 DMI_TXP1 <28>
H_D#52 AA3 MCH_CLKSEL1 R25 AE48 DMI_TXP2
H_D#_52 <22> MCH_CLKSEL1 CFG_1 DMI_RXP_2 DMI_TXP2 <28>
H_D#53 AD3 J8 H_DINV#0 MCH_CLKSEL2 P25 AH40 DMI_TXP3
H_D#_53 H_DINV#_0 H_DINV#0 <6> <22> MCH_CLKSEL2 CFG_2 DMI_RXP_3 DMI_TXP3 <28>
H_D#54 AD7 L3 H_DINV#1 P20
H_D#_54 H_DINV#_1 H_DINV#1 <6> CFG_3
H_D#55 AE14 Y13 H_DINV#2 P24 AE35 DMI_RXN0
H_D#_55 H_DINV#_2 H_DINV#2 <6> CFG_4 DMI_TXN_0 DMI_RXN0 <28>
H_D#56 H_DINV#3 CFG5 DMI_RXN1
DMI
AF3 H_D#_56 H_DINV#_3 Y1 H_DINV#3 <6> CFG5 C25 CFG_5 DMI_TXN_1 AE43 DMI_RXN1 <28>
H_D#57 AC1 T48 CFG6 N24 AE46 DMI_RXN2
H_D#_57 CFG_6 DMI_TXN_2 DMI_RXN2 <28>
H_D#58 AE3 L10 H_DSTBN#0 T47 CFG7 M24 AH42 DMI_RXN3
H_D#_58 H_DSTBN#_0 H_DSTBN#0 <6> CFG_7 DMI_TXN_3 DMI_RXN3 <28>
CFG
H_D#59 AC3 M7 H_DSTBN#1 T45 CFG8 E21
H_D#_59 H_DSTBN#_1 H_DSTBN#1 <6> CFG_8
H_D#60 AE11 AA5 H_DSTBN#2 T41 CFG9 C23 AD35 DMI_RXP0
H_D#_60 H_DSTBN#_2 H_DSTBN#2 <6> CFG_9 DMI_TXP_0 DMI_RXP0 <28>
H_D#61 AE8 AE6 H_DSTBN#3 T50 CFG10 C24 AE44 DMI_RXP1
H_D#_61 H_DSTBN#_3 H_DSTBN#3 <6> CFG_10 DMI_TXP_1 DMI_RXP1 <28>
H_D#62 AG2 T49 CFG11 N21 AF46 DMI_RXP2
H_D#_62 CFG_11 DMI_TXP_2 DMI_RXP2 <28>
H_D#63 AD6 L9 H_DSTBP#0 T39 CFG12 P21 AH43 DMI_RXP3
H_D#_63 H_DSTBP#_0 H_DSTBP#0 <6> CFG_12 DMI_TXP_3 DMI_RXP3 <28>
M8 H_DSTBP#1 T43 CFG13 T21
H_DSTBP#_1 H_DSTBP#1 <6> CFG_13
AA6 H_DSTBP#2 +3VS T38 CFG14 R20
H_DSTBP#_2 H_DSTBP#2 <6> CFG_14
H_SWNG C5 AE5 H_DSTBP#3 T37 CFG15 M20
H_SWING H_DSTBP#_3 H_DSTBP#3 <6> CFG_15
H_RCOMP E3 T46 CFG16 L21
H_RCOMP H_REQ#0 CFG17 CFG_16
H_REQ#_0 B15 H_REQ#0 <5> T42 H21 CFG_17
1
GRAPHICS VID
H_REQ#_1 H_REQ#1 <5> CFG_18
F13 H_REQ#2 R206 R217 T53 CFG19 R28
H_REQ#_2 H_REQ#2 <5> CFG_19
B13 H_REQ#3 10K_0402_5% 10K_0402_5% T54 CFG20 T28 B33
H_REQ#_3 H_REQ#3 <5> CFG_20 GFX_VID_0
<5> H_RESET# H_RESET# C12 B14 H_REQ#4 B32 T90 PAD MCH_HDA_BCLK
H_CPURST# H_REQ#_4 H_REQ#4 <5> GFX_VID_1
<6> H_CPUSLP# H_CPUSLP# E11 G33 T89 PAD connect to power CPU_CORE
2
PM
PM_EXTTS#1 P32 @
PM_EXTTS#1 PM_EXT_TS#_1
GM@ CANTIGA ES_FCBGA1329 PM_POK_R AT40 C34 T91
PLT_RST#_R PWROK GFX_VR_EN
AT11 RSTIN#
H_THERMTRIP# T20 +VCCP
<5,27> H_THERMTRIP# THERMTRIP#
<28,50> DPRSLPVR DPRSLPVR R32 DPRSLPVR
layout note: For AMT function
1
Route H_SCOMP and H_SCOMP# with trace width BG48 AH37 CL_CLK0 CL_CLK0 <28> R143
NC_1 CL_CLK CL_DATA0
spacing and impedance (55 ohm) same as FSB data traces BF48 NC_2 CL_DATA AH36 CL_DATA0 <28>
ME
BD48 AN36 1K_0402_1%
NC_3 CL_PWROK M_PWROK <28>
2 1 PM_POK_R BC48 AJ35 CL_RST#
<28,35> ICH_POK CL_RST# <28>
2
B
R177 0_0402_5% NC_4 CL_RST# CL_VREF B
BH47 NC_5 CL_VREF AH34
Layout Note: 2 1 0309 add BG47
<28,50> VGATE NC_6
R178 @ 0_0402_5% BE47 0.1U_0402_16V4Z 1
H_RCOMP / H_VREF / H_SWNG 1 2 PLT_RST#_R BH46
NC_7
N28 R147
<16,26,32,33,40> PLT_RST# NC_8 DDPC_CTRLCLK T52
NC
trace width and spacing is 10/20 R103 100_0402_5% BF46 M28 T51 C238 499_0402_1%
NC_9 DDPC_CTRLDATA HDMICLK_NB
BG45 NC_10 SDVO_CTRLCLK G36 HDMICLK_NB <23>
HDMIDAT_NB 2
BH44 NC_11 SDVO_CTRLDATA E36 HDMIDAT_NB <23>
BH43 K36 MCH_CLKREQ#
NC_12 CLKREQ# MCH_CLKREQ# <22>
MISC
BH6 H36 MCH_ICH_SYNC#
+VCCP NC_13 ICH_SYNC# MCH_ICH_SYNC# <28>
BH5 NC_14
+VCCP BG4 NC_15 TSATN# <35>
BH3 NC_16 TSATN# B12 1 2 +VCCP
1K_0402_1%
221_0603_1%
BG2 NC_19
trace width and
R493
H_VREF H_RCOMP H_SWNG R185 NC_22 HDA_SDI MCH_HDA_SDOUT R85 GM@ 0_0402_5%
BD1 NC_23 HDA_SDO C29 1 2 HDA_SDOUT_CODEC <16,27,30>
MCH_HDA_SYNC R81 GM@ 0_0402_5%
HDA
10K_0402_5% BC1 NC_24 HDA_SYNC A28 1 2 HDA_SYNC_CODEC <16,27,30>
24.9_0402_1%
0.1U_0402_16V4Z
F1 NC_25
1
1
2K_0402_1%
100_0402_1%
1 1 A47
2
+DDR_MCH_REF NC_26
+DDR_MCH_REF
R488
C623
R89
R484
C616
GM@ CANTIGA ES_FCBGA1329 Notice: Please check HDA power rail to select HDA controller.
0.1U_0402_16V4Z
2 2 R162
1
2
10K_0402_5%
C273
2
within 100 mils from NB Near B3 pin
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Cantiga GMCH(1/6)-GTL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS C JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, May 07, 2008 Sheet 8 of 52
5 4 3 2 1
5 4 3 2 1
D D
B
SA_DQ_21 SB_DQ_21 SB_DM_6
A
DDR_A_D22 BB41 DDR_B_D22 BF40 AK2 DDR_B_DM7
SA_DQ_22 DDR_A_DQS[0..7] <14> SB_DQ_22 SB_DM_7
DDR_A_D23 BC40 AJ44 DDR_A_DQS0 DDR_B_D23 BF41
DDR_A_D24 SA_DQ_23 SA_DQS_0 DDR_A_DQS1 DDR_B_D24 SB_DQ_23
AY37 SA_DQ_24 SA_DQS_1 AT44 BG38 SB_DQ_24 DDR_B_DQS[0..7] <15>
DDR_A_D25 BD38 BA43 DDR_A_DQS2 DDR_B_D25 BF38 AL47 DDR_B_DQS0
SA_DQ_25 SA_DQS_2 SB_DQ_25 SB_DQS_0
MEMORY
DDR_A_D26 DDR_A_DQS3 DDR_B_D26 DDR_B_DQS1
MEMORY
SYSTEM
SA_DQ_35 SA_DQS#_2 SB_DQ_35 SB_DQS#_0
SYSTEM
DDR
SA_DQ_45 SA_MA_1 SB_DQ_45 SB_MA_0
DDR
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Cantiga GMCH (2/6)-DDRII
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 9 of 52
5 4 3 2 1
5 4 3 2 1
LVDS
AA43 PCIE_GTX_C_MRX_N12
C signals/and it's compliments LVDS_A0# PEG_RX#_12 PCIE_GTX_C_MRX_N13 C
should be routed <24> LVDS_A0# H47 LVDSA_DATA#_0 PEG_RX#_13 AD37 CFG[15:14] Reserved
LVDS_A1# E46 AC47 PCIE_GTX_C_MRX_N14
<24> LVDS_A1# LVDSA_DATA#_1 PEG_RX#_14
Differentially <24> LVDS_A2#
LVDS_A2# G40 AD39 PCIE_GTX_C_MRX_N15
LVDSA_DATA#_2 PEG_RX#_15
T93 A40 LVDSA_DATA#_3 CFG16 (FSB Dynamic ODT) 0 = Disabled
H43 PCIE_GTX_C_MRX_P0
LVDS_A0 PEG_RX_0 PCIE_GTX_C_MRX_P1
H48 J44 1 = Enabled
Layout Note: Place 150
<24> LVDS_A0
<24> LVDS_A1
LVDS_A1
LVDS_A2
D45
LVDSA_DATA_0
LVDSA_DATA_1
PEG_RX_1
PEG_RX_2 L43 PCIE_GTX_C_MRX_P2
PCIE_GTX_C_MRX_P3
*
GRAPHICS
<24> LVDS_A2 F40 LVDSA_DATA_2 PEG_RX_3 L41
B40 N40 PCIE_GTX_C_MRX_P4 CFG[18:17] Reserved
Ohmtermination resistors T94 LVDSA_DATA_3 PEG_RX_4 PCIE_GTX_C_MRX_P5
P47
close to GMCH LVDS_B0# A41
PEG_RX_5
N43 PCIE_GTX_C_MRX_P6
LVDS_B0# LVDSB_DATA#_0 PEG_RX_6
LVDS_B1# H38 T42 PCIE_GTX_C_MRX_P7 CFG19 (DMI Lane Reversal) 0 = Normal Operation
LVDS_B1#
LVDS_B2#
LVDS_B2#
T72
G37
J37
LVDSB_DATA#_1
LVDSB_DATA#_2
PEG_RX_7
PEG_RX_8 U42
Y42
PCIE_GTX_C_MRX_P8
PCIE_GTX_C_MRX_P9 (Lane number in Order)
*
LVDSB_DATA#_3 PEG_RX_9 PCIE_GTX_C_MRX_P10
PEG_RX_10 W47
LVDS_B0 B42 Y37 PCIE_GTX_C_MRX_P11 1 = Reverse Lane
LVDS_B0 LVDSB_DATA_0 PEG_RX_11
LVDS_B1 G38 AA42 PCIE_GTX_C_MRX_P12
LVDS_B1 LVDSB_DATA_1 PEG_RX_12
LVDS_B2 F37 AD36 PCIE_GTX_C_MRX_P13
LVDS_B2
T73 K37
LVDSB_DATA_2
LVDSB_DATA_3
PEG_RX_13
PEG_RX_14 AC48 PCIE_GTX_C_MRX_P14
PCIE_GTX_C_MRX_P15
CFG20 (PCIE/SDVO concurrent) 0 = Only PCIE or SDVO is operational. *
PCI-EXPRESS
PEG_RX_15 AD40
1 = PCIE/SDVO are operating simu.
J41 PCIE_MTX_GRX_N0 C277 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N0
GM@ PEG_TX#_0 PCIE_MTX_GRX_N1 C303 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N1
PEG_TX#_1 M46 1 2
R127 2 1 75_0402_5% TVA_DAC TVA_DAC F25 M47 PCIE_MTX_GRX_N2 C317 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N2
TVB_DAC TVA_DAC PEG_TX#_2 PCIE_MTX_GRX_N3 C315 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N3
H25 TVB_DAC PEG_TX#_3 M40 1 2
R121 2 GM@ 1 75_0402_5% TVB_DAC TVC_DAC K25 M42 PCIE_MTX_GRX_N4 C325 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N4
TVC_DAC PEG_TX#_4 PCIE_MTX_GRX_N5 C343 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N5
PEG_TX#_5 R48 1 2
TV
R122 2 1 75_0402_5% TVC_DAC H24 N38 PCIE_MTX_GRX_N6 C358 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N6
GM@ TV_RTN PEG_TX#_6 PCIE_MTX_GRX_N7 C349 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N7
PEG_TX#_7 T40 1 2
U37 PCIE_MTX_GRX_N8 C368 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N8
PEG_TX#_8 PCIE_MTX_GRX_N9 C354 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N9
PEG_TX#_9 U40 1 2
B C31 Y40 PCIE_MTX_GRX_N10 C371 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N10 B
TV_DCONSEL_0 PEG_TX#_10 PCIE_MTX_GRX_N11 C356 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N11
E32 TV_DCONSEL_1 PEG_TX#_11 AA46 1 2
AA37 PCIE_MTX_GRX_N12 C372 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N12
PEG_TX#_12 PCIE_MTX_GRX_N13 C364 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N13
PEG_TX#_13 AA40 1 2
AD43 PCIE_MTX_GRX_N14 C375 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N14
PEG_TX#_14 PCIE_MTX_GRX_N15 C348 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_N15
PEG_TX#_15 AC46 1 2
1 GM@ 2 GMCH_CRT_R GMCH_CRT_B E28 J42 PCIE_MTX_GRX_P0 C271 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P0
<25> GMCH_CRT_B CRT_BLUE PEG_TX_0
R132 150_0402_1% L46 PCIE_MTX_GRX_P1 C296 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P1
GMCH_CRT_G GMCH_CRT_G PEG_TX_1 PCIE_MTX_GRX_P2 PCIE_MTX_C_GRX_P2
1 GM@ 2 <25> GMCH_CRT_G G28 CRT_GREEN PEG_TX_2 M48 C314 1 2 PM@ 0.1U_0402_10V7K
R124 150_0402_1% M39 PCIE_MTX_GRX_P3 C311 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P3
PEG_TX_3
VGA
1 GM@ 2 GMCH_CRT_B GMCH_CRT_R J28 M43 PCIE_MTX_GRX_P4 C322 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P4
<25> GMCH_CRT_R CRT_RED PEG_TX_4
R123 150_0402_1% R47 PCIE_MTX_GRX_P5 C336 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P5
PEG_TX_5 PCIE_MTX_GRX_P6 C352 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P6
G29 CRT_IRTN PEG_TX_6 N37 1 2
T39 PCIE_MTX_GRX_P7 C344 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P7
GMCH_CRT_CLK H32 PEG_TX_7 PCIE_MTX_GRX_P8 C363 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P8
<25> GMCH_CRT_CLK CRT_DDC_CLK PEG_TX_8 U36 1 2
<25> GMCH_CRT_DATA GMCH_CRT_DATA J32 U39 PCIE_MTX_GRX_P9 C346 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P9
CRT_DDC_DATA PEG_TX_9 PCIE_MTX_GRX_P10 C366 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P10
<25> GMCH_CRT_HSYNC J29 CRT_HSYNC PEG_TX_10 Y39 1 2
R203 GM@ 33_0402_1% E29 Y46 PCIE_MTX_GRX_P11 C351 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P11
CRT_TVO_IREF PEG_TX_11 PCIE_MTX_GRX_P12 C367 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P12
20mil PEG_TX_12 AA36 1 2
AA39 PCIE_MTX_GRX_P13 C359 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P13
PEG_TX_13 PCIE_MTX_GRX_P14 C373 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P14
<25> GMCH_CRT_VSYNC L29 CRT_VSYNC PEG_TX_14 AD42 1 2
R204 GM@ 33_0402_1% AD46 PCIE_MTX_GRX_P15 C347 1 2 PM@ 0.1U_0402_10V7K PCIE_MTX_C_GRX_P15
PEG_TX_15
1
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Cantiga GMCH (3/6)-VGA/LVDS/TV
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 10 of 52
5 4 3 2 1
5 4 3 2 1
+3VS +3VS_DAC_CRT
R120
1 2
+VCCP
VCC_AXF: 321.35mA
0.022U_0402_16V7K
0_0603_5%
(10UF*1, 1UF*1)
0.1U_0402_16V4Z
GM@ U26H
+1.05VS_DPLLA
1 1 R151 +VCCP
VCCA_CRT_DAC: 73mA (0.1UF*1, 0.01UF*1) +V1.05VS_AXF
C206
C213
GM@ GM@ U13 1 2 +VCCP
VTT_1
4.7U_0805_10V4Z
0.1U_0402_16V4Z
+3VS_DAC_CRT B27 VCCA_CRT_DAC_1 VTT_2 T13 1
2 2
220U_D2_4VM
10U_0805_10V4Z
A26 U12 1 MCK3225151YZF 1210 1 2
VCCA_CRT_DAC_2 VTT_3
10U_0805_10V4Z
1U_0603_10V4Z
T12 +
VTT_4 1 1
GM@
C278
C747
C265
VCCA_DAC_BG: 2.68mA (0.1UF*1, 0.01UF*1) U11 R495
VTT_5
C275
T11 @ 1 1 0_0603_5%
VTT_6 2 2
C629
C631
CRT
+3VS_DAC_BG A25 VCCA_DAC_BG VTT_7 U10
2 2
+3VS_DAC_BG VTT_8 T10
+3VS B25 U9 GM@ GM@
D VSSA_DAC_BG VTT_9 2 2 D
VTT_10 T9
1R115 2 VTT_11 U8 +1.05VS_DPLLA
0.022U_0402_16V7K
0_0603_5% T8 VCC_SM_CK: 119.85mA
VTT_12 +1.05VS_DPLLB: 64.8mA
0.1U_0402_16V4Z
10U_0805_10V4Z
4.7U_0805_10V4Z
VTT
GM@ +1.05VS_DPLLA F47 U7
VCCA_DPLLA VTT_13 (470UF*1, 0.1UF*1) (10UF*1, 0.1UF*1)
C126
1 1 GM@ 1 T7 1 1
VTT_14
C639
C638
C136
GM@ GM@ T6 +1.5V
VTT_16 R191
PLL
R496
0.47U_0402_6.3V6K
+1.05VS_HPLL AD1 VCCA_HPLL VTT_17 U5
2 2 2 2 2
VTT_18 T5 1 2 +VCCP 1 2
0.1U_0402_16V4Z
10U_0805_10V4Z
0.1U_0402_16V4Z
+1.05VS_MPLL AE1 V3 0_0805_5%
VCCA_MPLL VTT_19
10U_0805_10V4Z
U3 MCK3225151YZF 1210 1
+1.8V_TXLVDS VTT_20
C627
VTT_21 V2 1 1 1
GM@
C312
C628
A PEG A LVDS
J48 VCCA_LVDS VTT_22 U2
C310
1 VTT_23 T2
1000P_0402_50V7K 2
J47 VSSA_LVDS VTT_24 V1
C300 2 2 2
VTT_25 U1
C637 C206 GM@ GM@
2
+1.5VS_PEG_BG: 0.414mA AD48 VCCA_PEG_BG
(0.1UF*1) +1.5VS_PEG_BG
R166 20 mils
+1.05VS_HPLL
+1.5VS 2 1 AA48 VCCA_PEG_PLL +1.05VS_HPLL: 24mA
0_0402_5% 0_0402_5% 0_0603_5% +1.05VS_PEGPLL
PM@ PM@ 1 R474 (4.7UF*1, 0.1UF*1) +1.5VS_TVDAC +1.5VS
C301 R136
2 1 +VCCP
MBK2012121YZF_0805 2 1
0.1U_0402_16V4Z 0_0603_5%
2 POWER
0.022U_0402_16V7K
0.1U_0402_16V4Z
10U_0805_10V4Z
AR20 1 1 C180 GM@
VCCA_SM_1 C609 C604
+1.05VS_A_SM AP20 VCCA_SM_2 1 1 1
AN20 VCCA_SM_3
+VCCP
C180
C195
C198
R108 AR17 0.1U_0402_16V4Z 2.2U_0603_6.3V4Z
VCCA_SM_4 2 2
A SM
1 2 AP17 VCCA_SM_5 2 2 2 VCCD_TVDAC: 58.696mA
VCCA_SM:720mA 1 0_0805_5% AN17 B22 +V1.05VS_AXF
VCCA_SM_6 VCC_AXF_1 (0.1UF*1, 0.01UF*1)
AXF
(22UF*2, 4.7UF*1, 1UF*1) 1 1 1 AT16 VCCA_SM_7 VCC_AXF_2 B21 0_0402_5%
+ C87 4.7U_0805_10V4Z C102 AR16 A21
C605 C96 VCCA_SM_8 VCC_AXF_3 PM@ GM@ GM@ GM@
AP16 VCCA_SM_9
C 220U_D2_4VY_R15M 10U_0805_10V4Z 1U_0603_10V4Z C
2 2 2 2
SM CK
+1.05VS_A_SM_CK VCC_SM_CK_2 BH20 1.05VS_MPLL: 139.2mA 40 mils
VCCA_SM_CK: 220mA BG20 R473
R134 VCC_SM_CK_3
BF20
(22UF*1, 0.1UF*1) R208
(22UF*1, 2.2UF*1, 0.1UF*1) 2 1 AP28
VCC_SM_CK_4
2 1 1000P_0402_50V7K 2 1
VCCA_SM_CK_1 +VCCP +1.8V
1U_0402_6.3V4Z
1U_0603_10V4Z
0.1U_0402_16V4Z
10U_0805_10V4Z
AP25 C299 GM@ +1.8V_TXLVDS: 118.8mA
VCCA_SM_CK_3
1 1 1 1 AN25 +1.8V_TXLVDS 1 1 1 1
VCCA_SM_CK_4 (22UF*1, 1000PF*1)
C194
C214
C370
AN24 K47 C608 C603 C299
VCCA_SM_CK_5 VCC_TX_LVDS
C211
A CK
GM@ GM@
C210
0.1U_0402_16V4Z
AM25 VCCA_SM_CK_NCTF_3
AL25 VCCA_SM_CK_NCTF_4 VCC_HV_1 C35 1 0_0402_5%
AM24 B35 PM@
VCCA_SM_CK_NCTF_5 VCC_HV_2
C649
HV
AL24 VCCA_SM_CK_NCTF_6 VCC_HV_3 A35
AM23 VCCA_SM_CK_NCTF_7 2
AL23 VCCA_SM_CK_NCTF_8
+3VS_TVDAC: 40mA VCC_PEG_1 V48 +VCC_PEG +VCCP
(0.1UF*1, 0.01UF*1 for VCC_PEG_2 U48
+1.05VS_PEGPLL
+1.5VS_PEG_PLL: 50mA +VCC_PEG
PEG
V47
GM@ each DAC) VCC_PEG_3
U47 L17 (0.1UF*1)
+3VS R117 +3VS_TVDAC VCC_PEG_4 BLM18PG121SN1D_0603
+3VS_TVDAC B24 VCCA_TV_DAC_1 VCC_PEG_5 U46
1 2 A24 VCCA_TV_DAC_2 2 1 +VCCP
10U_0805_10V4Z
TV 1
0.1U_0402_16V4Z
220U_D2_4VM
0_0603_5% 1
C339
C323
+
1 1 1 1
C342
C181 C171 VCC_HDA: 50mA +1.5VS A32 AH48 +VCC_DMI C355
VCC_HDA VCC_DMI_1
HDA
+VCCP
0_0402_5% +1.05VS_HPLL AF1 VCCD_HPLL
PM@ A8 +VCC_DMI
VTTLF1 R202
+1.05VS_PEGPLL AA47 VCCD_PEG_PLL VTTLF2 L1
+VCCP_D
VTTLF
VTTLF3 AB2 2 1
0_0805_5%
0.47U_0402_6.3V6K
0.47U_0402_6.3V6K
0.47U_0402_6.3V6K
1U_0603_10V4Z
10U_0805_10V4Z
10U_0805_10V4Z
+1.8V_LVDS M38 VCCD_LVDS_1 1 1 1
LVDS
C611
C618
C337
C353
C795
+VCCP 2 1 2 1 2 1 +3VS_HV
10_0402_5% 0_0402_5%
2 2 2 CH751H-40PT_SOD323-2
GM@ CANTIGA ES_FCBGA1329 2 2 2
+3VS
U26
0316 add
PM
PM@
10U_0805_10V4Z
0_0603_5% 2 1 +1.8V
0.1U_0402_16V4Z
10U_0805_10V4Z
0_0603_5%
1U_0603_10V4Z
1 1 1 1 1 GM@
C237
C208
C207
C221
C226
A A
GM@
2 2 2 2 2 GM@
GM@
GM@ C237
0_0603_5%
PM@ Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/10/15 Deciphered Date 2008/10/15 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Crestline GMCH (4/6)-VCC
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, April 18, 2008 Sheet 11 of 52
5 4 3 2 1
5 4 3 2 1
U26F
+AXG_CORE
Check : power
1782mA VCC_AXG_NTCF_1 W28
AP33 VCC_SM_1 VCC_AXG_NCTF_2 V28
AN33 W26 0.1U_0402_16V4Z 4.7U_0603_6.3V6K
VCC_SM_2 VCC_AXG_NCTF_3
+1.5V BH32 VCC_SM_3 VCC_AXG_NCTF_4 V26
BG32 VCC_SM_4 VCC_AXG_NCTF_5 W25 1 C197 1 C129 1 C99
10U_0805_10V4Z
0.01U_0402_16V7K
BF32 VCC_SM_5 VCC_AXG_NCTF_6 V25
+VCCP
220U_D2_4VM_R15
1 BD32 VCC_SM_6 VCC_AXG_NCTF_7 W24
U26G 1 2 BC32 V24 GM@ GM@ GM@
VCC_SM_7 VCC_AXG_NCTF_8 2 2 2
C177
C643
C645
D + BB32 W23 D
VCC_SM_8 VCC_AXG_NCTF_9
VCC
AG34 VCC_1 BA32 VCC_SM_9 VCC_AXG_NCTF_10 V23
AC34 AY32 AM21 0.22U_0402_10V4Z
VCC_2 2 2 1 VCC_SM_10 VCC_AXG_NCTF_11
AB34 VCC_3 AW32 VCC_SM_11 VCC_AXG_NCTF_12 AL21
AA34 VCC_4 AV32 VCC_SM_12 VCC_AXG_NCTF_13 AK21
Y34 VCC_5 AU32 VCC_SM_13 VCC_AXG_NCTF_14 W21
V34 AT32 V21 C99
VCC CORE
SM
VCC_6 VCC_SM_14 VCC_AXG_NCTF_15
U34 VCC_7 AR32 VCC_SM_15 VCC_AXG_NCTF_16 U21
AM33 VCC_8 AP32 VCC_SM_16 VCC_AXG_NCTF_17 AM20
AK33 VCC_9 AN32 VCC_SM_17 VCC_AXG_NCTF_18 AK20
AJ33 VCC_10 BH31 VCC_SM_18 VCC_AXG_NCTF_19 W20
0.22U_0402_10V4Z
0.22U_0402_10V4Z
0.1U_0402_16V4Z
C175
C220
POWER
V33 VCC_18 AY29 VCC_SM_29 VCC_AXG_NCTF_30 AA19
GFX NCTF
U33 VCC_19 AW29 VCC_SM_30 VCC_AXG_NCTF_31 Y19
AH28 VCC_20 AV29 VCC_SM_31 VCC_AXG_NCTF_32 W19
AF28 VCC_21 AU29 VCC_SM_32 VCC_AXG_NCTF_33 V19
AC28 VCC_22 AT29 VCC_SM_33 VCC_AXG_NCTF_34 U19
AA28 VCC_23 AR29 VCC_SM_34 VCC_AXG_NCTF_35 AM17
AJ26 VCC_24 AP29 VCC_SM_35 VCC_AXG_NCTF_36 AK17
AG26 VCC_25 VCC_AXG_NCTF_37 AH17
AE26 VCC_26 VCC_AXG_NCTF_38 AG17
AC26 VCC_27 VCC_AXG_NCTF_39 AF17
AH25 +VCCP BA36 AE17
C VCC_28 +VCCP +AXG_CORE VCC_SM_36/NC VCC_AXG_NCTF_40 C
AG25 VCC_29 BB24 VCC_SM_37/NC VCC_AXG_NCTF_41 AC17
VCC
AF25 @ BD16 AB17
VCC_30 J4 VCC_SM_38/NC VCC_AXG_NCTF_42
AG24 VCC_31 VCC_NCTF_1 AM32 BB21 VCC_SM_39/NC VCC_AXG_NCTF_43 Y17
AJ23 VCC_32 VCC_NCTF_2 AL32 1 1 2 2 AW16 VCC_SM_40/NC VCC_AXG_NCTF_44 W17
AH23 VCC_33 VCC_NCTF_3 AK32 AW13 VCC_SM_41/NC VCC_AXG_NCTF_45 V17
AF23 VCC_34 VCC_NCTF_4 AJ32 JUMP_43X118 AT13 VCC_SM_42/NC VCC_AXG_NCTF_46 AM16
T32 VCC_35 VCC_NCTF_5 AH32 VCC_AXG_NCTF_47 AL16
AG32 AK16
POWER
VCC_NCTF_6 VCC_AXG_NCTF_48
VCC_NCTF_7 AE32 VCC_AXG_NCTF_49 AJ16
VCC_NCTF_8 AC32 VCC_AXG_NCTF_50 AH16
VCC_NCTF_9 AA32 VCC_AXG_NCTF_51 AG16
VCC_NCTF_10 Y32 VCC_AXG_NCTF_52 AF16
VCC_NCTF_11 W32 Y26 VCC_AXG_1 VCC_AXG_NCTF_53 AE16
VCC_NCTF_12 U32 AE25 VCC_AXG_2 VCC_AXG_NCTF_54 AC16
VCC_NCTF_13 AM30 AB25 VCC_AXG_3 VCC_AXG_NCTF_55 AB16
AL30 +AXG_CORE AA25 AA16
VCC_NCTF_14 VCC_AXG_4 VCC_AXG_NCTF_56
VCC_NCTF_15 AK30 AE24 VCC_AXG_5 VCC_AXG_NCTF_57 Y16
AH30 10U_0805_10V4Z 0.1U_0402_16V4Z AC24 W16
VCC_NCTF_16 VCC_AXG_6 VCC_AXG_NCTF_58
VCC_NCTF_17 AG30 AA24 VCC_AXG_7 VCC_AXG_NCTF_59 V16
VCC_NCTF_18 AF30 1 Y24 VCC_AXG_8 VCC_AXG_NCTF_60 U16
AE30 GM@ 1 GM@ GM@ 1 GM@ 1 GM@ 1 AE23
VCC_NCTF_19 C149 C84 + C104 C157 C167 VCC_AXG_9
AC30 AC23
NCTF
VCC_NCTF_20 VCC_AXG_10
VCC_NCTF_21 AB30 AB23 VCC_AXG_11
AA30 1U_0603_10V4Z AA23
VCC_NCTF_22 2 2 2 2 2 VCC_AXG_12
VCC_NCTF_23 Y30 AJ21 VCC_AXG_13
VCC_NCTF_24 W30 AG21 VCC_AXG_14
V30 220U_D2_4VM_R15 10U_0805_10V4Z AE21
VCC_NCTF_25 VCC_AXG_15
VCC_NCTF_26 U30 AC21 VCC_AXG_16
VCC
VCC
VCC_NCTF_29 AJ29 AH20 VCC_AXG_19
VCC_NCTF_30 AH29 AF20 VCC_AXG_20
B C157 B
VCC_NCTF_31 AG29 AE20 VCC_AXG_21
VCC_NCTF_32 AE29 AC20 VCC_AXG_22
VCC_NCTF_33 AC29 AB20 VCC_AXG_23
AA29 AA20
GFX
VCC_NCTF_34 VCC_AXG_24
VCC_NCTF_35 Y29 T17 VCC_AXG_25
VCC_NCTF_36 W29 T16 VCC_AXG_26
VCC_NCTF_37 V29 0_0805_5% AM15 VCC_AXG_27
AL28 PM@ AL15
VCC_NCTF_38 VCC_AXG_28
VCC_NCTF_39 AK28 AE15 VCC_AXG_29
VCC_NCTF_40 AL26 AJ15 VCC_AXG_30
VCC_NCTF_41 AK26 AH15 VCC_AXG_31
VCC_NCTF_42 AK25 AG15 VCC_AXG_32
VCC_NCTF_43 AK24 AF15 VCC_AXG_33
VCC_NCTF_44 AK23 AB15 VCC_AXG_34
AA15 VCC_AXG_35
Y15 VCC_AXG_36
V15 VCC_AXG_37
U15 VCC_AXG_38
AN14 VCC_AXG_39
AM14 VCC_AXG_40
U14 AV44 VCCSM_LF1
VCC SM LF
VCC_AXG_41 VCC_SM_LF1
T14 VCC_AXG_42 VCC_SM_LF2 BA37 VCCSM_LF2
VCC_SM_LF3 AM40 VCCSM_LF3
GM@ CANTIGA ES_FCBGA1329
VCC_SM_LF4 AV21 VCCSM_LF4
VCC_SM_LF5 AY5 VCCSM_LF5
T32 AJ14 VCC_AXG_SENSE VCC_SM_LF6 AM10 VCCSM_LF6
T31 AH14 VSS_AXG_SENSE VCC_SM_LF7 BB13 VCCSM_LF7
C121 0.1U_0402_16V4Z
C114 0.1U_0402_16V4Z
C101 0.22U_0402_10V4Z
C159 0.22U_0402_10V4Z
C264 0.47U_0402_6.3V6K
C243 1U_0402_6.3V4Z
C297 1U_0402_6.3V4Z
1 1 1 1 1 1 1
2 2 2 2 2 2 2
A A
GM@ CANTIGA ES_FCBGA1329
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Crestline GMCH (5/6)-VCC
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, April 18, 2008 Sheet 12 of 52
5 4 3 2 1
5 4 3 2 1
U26I U26J
VSS NCTF
VSS_68 VSS_167 VSS_266 VSS_NCTF_8
AM39 VSS_69 VSS_168 BB25 J12 VSS_267 VSS_NCTF_9 U23
AJ39 VSS_70 VSS_169 AV25 A12 VSS_268 VSS_NCTF_10 AL20
AE39 VSS_71 VSS_170 AR25 BD11 VSS_269 VSS_NCTF_11 V20
N39 VSS_72 VSS_171 AJ25 BB11 VSS_270 VSS_NCTF_12 AC19
L39 VSS_73 VSS_172 AC25 AY11 VSS_271 VSS_NCTF_13 AL17
B39 VSS_74 VSS_173 Y25 AN11 VSS_272 VSS_NCTF_14 AJ17
BH38 VSS_75 VSS_174 N25 AH11 VSS_273 VSS_NCTF_15 AA17
BC38 VSS_76 VSS_175 L25 VSS_NCTF_16 U17
B B
BA38 VSS_77 VSS_176 J25 Y11 VSS_275
AU38 VSS_78 VSS_177 G25 N11 VSS_276
AH38 VSS_79 VSS_178 E25 G11 VSS_277 VSS_SCB_1 BH48
AD38 VSS_80 VSS_179 BF24 C11 VSS_278 VSS_SCB_2 BH1
AA38 VSS_81 VSS_180 AD12 BG10 VSS_279 VSS_SCB_3 A48
Y38 AY24 AV10 C1
VSS SCB
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Cantiga GMCH (6/6)-GND
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, April 18, 2008 Sheet 13 of 52
5 4 3 2 1
5 4 3 2 1
+1.5V +1.5V
+V_DDR3_DIMM_REF
<9> DDR_A_DQS#[0..7]
1
9 10 DDR_A_DQS#0
R625 DDR_A_DM0 VSS4 DQS#0 DDR_A_DQS0
<9> DDR_A_MA[0..14] 11 DM0 DQS0 12
100_0402_1% 13 14
+V_DDR3_DIMM_REF DDR_A_D2 VSS5 VSS6 DDR_A_D6
15 DQ2 DQ6 16
DDR_A_D3 17 18 DDR_A_D7
2
D +V_DDR3_DIMM_REF DQ3 DQ7 D
<15> +V_DDR3_DIMM_REF 19 VSS7 VSS8 20
DDR_A_D8 21 22 DDR_A_D12
DQ8 DQ12
1
0.1U_0402_16V4Z
DDR_A_D9 23 24 DDR_A_D13
R626 DQ9 DQ13
1 25 VSS9 VSS10 26
DDR_A_DQS#1 27 28 DDR_A_DM1
DQS#1 DM1
C755
100_0402_1% DDR_A_DQS1 29 30 SM_DRAMRST#
DQS1 RESET# SM_DRAMRST# <8,15>
31 32
2
2 DDR_A_D10 VSS11 VSS12 DDR_A_D14
33 DQ10 DQ14 34
DDR_A_D11 35 36 DDR_A_D15
DQ11 DQ15
37 VSS13 VSS14 38
DDR_A_D16 39 40 DDR_A_D20
DDR_A_D17 DQ16 DQ20 DDR_A_D21
41 DQ17 DQ21 42
43 VSS15 VSS16 44
DDR_A_DQS#2 45 46 DDR_A_DM2
DDR_A_DQS2 DQS#2 DM2
47 DQS2 VSS17 48
49 50 DDR_A_D22
DDR_A_D18 VSS18 DQ22 DDR_A_D23
51 DQ18 DQ23 52
DDR_A_D19 53 54
DQ19 VSS19 DDR_A_D28
55 VSS20 DQ28 56
DDR_A_D24 57 58 DDR_A_D29
DDR_A_D25 DQ24 DQ29
59 DQ25 VSS21 60
61 62 DDR_A_DQS#3
DDR_A_DM3 VSS22 DQS#3 DDR_A_DQS3
63 DM3 DQS3 64
65 VSS23 VSS24 66
DDR_A_D26 67 68 DDR_A_D30
DDR_A_D27 DQ26 DQ30 DDR_A_D31
69 DQ27 DQ31 70
71 VSS25 VSS26 72
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1 DDR_A_MA1 97 98 DDR_A_MA0
A1 A0
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
C752
C749
C753
C766
C768
C767
C763
C764
C765
2.2U_0805_16V4Z
0.1U_0402_16V4Z
DDR_A_DQS#4 135 136 DDR_A_DM4
DDR_A_DQS4 DQS#4 DM4
137 DQS4 VSS31 138 1 1
139 140 DDR_A_D38
VSS32 DQ38
C785
C751
B DDR_A_D34 DDR_A_D39 B
141 DQ34 DQ39 142
+0.75V DDR_A_D35 143 144
DQ35 VSS33 DDR_A_D44 2 2
145 VSS34 DQ44 146
DDR_A_D40 147 148 DDR_A_D45
DDR_A_D41 DQ40 DQ45
149 DQ41 VSS35 150
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
10U_0805_6.3V6M
C779
C776
C777
C762
A A
0.1U_0402_16V4Z
C754
C784 205 206
G1 G2
R628
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDRIII-SODIMM SLOT1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom Montevina UMA DDR3 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 14 of 52
5 4 3 2 1
5 4 3 2 1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1 71 VSS25 VSS26 72
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0805_6.3V6M
1 1 1 1 1 1 1 1 1 1
C756
C757
C760
C759
C771
C775
C772
C769
C774
C773
+ C788
470U_D2_2.5VM_R15
@ DDR_CKE2_DIMMB 73 74 DDR_CKE3_DIMMB
C 2 2 2 2 2 2 2 2 2 2 2 <8> DDR_CKE2_DIMMB CKE0 CKE1 DDR_CKE3_DIMMB <8> C
75 VDD1 VDD2 76
77 NC1 A15 78
DDR_B_BS2 79 80 DDR_B_MA14
<9> DDR_B_BS#2 BA2 A14
81 VDD3 VDD4 82
DDR_B_MA12 83 84 DDR_B_MA11
DDR_B_MA9 A12/BC# A11 DDR_B_MA7
85 A9 A7 86
87 VDD5 VDD6 88
DDR_B_MA8 89 90 DDR_B_MA6
DDR_B_MA5 A8 A6 DDR_B_MA4
91 A5 A4 92
93 VDD7 VDD8 94
Layout Note: DDR_B_MA3 95 96 DDR_B_MA2
DDR_B_MA1 A3 A2 DDR_B_MA0
97 A1 A0 98
Place near JP5.203 & JP5.204 99 100
M_CLK_DDR2 VDD9 VDD10 M_CLK_DDR3
<8> M_CLK_DDR2 101 CK0 CK1 102 M_CLK_DDR3 <8>
M_CLK_DDR#2 103 104 M_CLK_DDR#3
<8> M_CLK_DDR#2 CK0# CK1# M_CLK_DDR#3 <8>
105 VDD11 VDD12 106
DDR_B_MA10 107 108 DDR_B_BS1
+0.75V A10/AP BA1 DDR_B_BS#1 <9>
DDR_B_BS0 109 110 DDR_B_RAS#
<9> DDR_B_BS#0 BA0 RAS# DDR_B_RAS# <9>
111 VDD13 VDD14 112
DDR_B_WE# 113 114 DDR_CS2_DIMMB#
<9> DDR_B_WE# WE# S0# DDR_CS2_DIMMB# <8>
DDR_B_CAS# 115 116 M_ODT2
<9> DDR_B_CAS# CAS# ODT0 M_ODT2 <8>
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
10U_0805_6.3V6M
C781
C783
C782
C770
2.2U_0805_16V4Z
0.1U_0402_16V4Z
DDR_B_DQS#4 135 136 DDR_B_DM4
DDR_B_DQS4 DQS#4 DM4
137 DQS4 VSS31 138 1 1
B DDR_B_D38 B
139 VSS32 DQ38 140
C786
C758
DDR_B_D34 141 142 DDR_B_D39
DDR_B_D35 DQ34 DQ39
143 DQ35 VSS33 144
DDR_B_D44 2 2
145 VSS34 DQ44 146
DDR_B_D40 147 148 DDR_B_D45
DDR_B_D41 DQ40 DQ45
149 DQ41 VSS35 150
151 152 DDR_B_DQS#5
DDR_B_DM5 VSS36 DQS#5 DDR_B_DQS5
153 DM5 DQS5 154
155 VSS37 VSS38 156
DDR_B_D42 157 158 DDR_B_D46
DDR_B_D43 DQ42 DQ46 DDR_B_D47
159 DQ43 DQ47 160
161 VSS39 VSS40 162
DDR_B_D48 163 164 DDR_B_D52
DDR_B_D49 DQ48 DQ52 DDR_B_D53
165 DQ49 DQ53 166
167 VSS41 VSS42 168
DDR_B_DQS#6 169 170 DDR_B_DM6
DDR_B_DQS6 DQS#6 DM6
171 DQS6 VSS43 172
173 174 DDR_B_D54
DDR_B_D50 VSS44 DQ54 DDR_B_D55
175 DQ50 DQ55 176
DDR_B_D51 177 178
DQ51 VSS45 DDR_B_D60
179 VSS46 DQ60 180
DDR_B_D56 181 182 DDR_B_D61
DDR_B_D57 DQ56 DQ61
183 DQ57 VSS47 184
185 186 DDR_B_DQS#7
DDR_B_DM7 VSS48 DQS#7 DDR_B_DQS7
187 DM7 DQS7 188
189 VSS49 VSS50 190
DDR_B_D58 191 192 DDR_B_D62
DDR_B_D59 DQ58 DQ62 DDR_B_D63
193 194
1 R630 2 195
DQ59
VSS51
DQ63
VSS52 196 same with intel DDR3 CRB connection
10K_0402_5% 197 198 PM_EXTTS#0_1
SA0 EVENT# PM_EXTTS#0 <8,14>
199 200 CLK_SMBDATA
+3VS VDDSPD SDA CLK_SMBDATA <14,22>
201 202 CLK_SMBCLK
A SA1 SCL CLK_SMBCLK <14,22> A
0.1U_0402_16V4Z
1 2 203 204
1
R629
10K_0402_5%
VTT1 VTT2 +0.75V
DDR3 SO-DIMM B
205 206
2
C761 G1 G2
FOX_AS0A626-UARN-7F _RV +0.75V
REVERSE
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDRIII-SODIMM SLOT2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Montevina UMA DDR3 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 15 of 52
5 4 3 2 1
5 4 3 2 1
U27A
GPIO
<10> PCIE_GTX_C_MRX_P[0..15] PEX_RX4 GPIO8
PCIE_MTX_C_GRX_N4 AG16 M1
D PCIE_MTX_C_GRX_P5 PEX_RX4_N GPIO9 D
AF16 PEX_RX5 GPIO10 D2
PCIE_MTX_C_GRX_N5 AE16 D1
PCIE_MTX_C_GRX_P6 PEX_RX5_N GPIO11
AE18 PEX_RX6 GPIO12 J3
PCIE_MTX_C_GRX_N6 AF18 J1 VGA_CRT_R R164 1 PM@ 2 150_0402_1%
PCIE_MTX_C_GRX_P7 PEX_RX6_N GPIO13 VGA_CRT_G R168 PM@ 2 150_0402_1%
AG18 PEX_RX7 GPIO14 K1 1
PCIE_MTX_C_GRX_N7 AG19 F3 VGA_CRT_B R180 1 PM@ 2 150_0402_1%
PCIE_MTX_C_GRX_P8 PEX_RX7_N GPIO15
AF19 PEX_RX8 GPIO16 G3
PCIE_MTX_C_GRX_N8 AE19 G2 PAD
PEX_RX8_N GPIO17 T29
PCIE_MTX_C_GRX_P9 AE21 F1
PCIE_MTX_C_GRX_N9 PEX_RX9 GPIO18
AF21 PEX_RX9_N GPIO19 F2
PCIE_MTX_C_GRX_P10 AG21
PCIE_MTX_C_GRX_N10 PEX_RX10 VGA_HSYNC
AG22 PEX_RX10_N DACA_HSYNC AD2 VGA_HSYNC <25>
PCIE_MTX_C_GRX_P11 AF22 AD1 VGA_VSYNC VGA_VSYNC <25>
PEX_RX11 DACA_VSYNC
DACA
PCIE_MTX_C_GRX_N11 AE22
PCIE_MTX_C_GRX_P12 PEX_RX11_N VGA_CRT_R
AE24 PEX_RX12 DACA_RED AE2 VGA_CRT_R <25>
PCIE_MTX_C_GRX_N12 AF24 AD3 VGA_CRT_B
PCIE_MTX_C_GRX_P13 AG24
PEX_RX12_N DACA_BLUE
AE3 VGA_CRT_G
VGA_CRT_B <25>
VGA_CRT_G <25>
CRT OUT
PCIE_MTX_C_GRX_N13 PEX_RX13 DACA_GREEN
AF25 PEX_RX13_N
PCIE_MTX_C_GRX_P14 AG25 AF1 DACA_VREF 2 1 PM@
PCIE_MTX_C_GRX_N14 PEX_RX14 DACA_VREF DACA_RSET C648 0.1U_0402_16V4Z
AG26 PEX_RX14_N DACA_RSET AE1
PCIE_MTX_C_GRX_P15 AF27
PCIE_MTX_C_GRX_N15 PEX_RX15 R503 PM@ 124_0402_1%
AE27 PEX_RX15_N DACB_CSYNC D6
DACB
1 2 AD10 PEX_TX0 DACB_RED F7
PCIE_GTX_C_MRX_N0 C260 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_N0 AD11 E6
PCIE_GTX_C_MRX_P1 C294 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_P1 PEX_TX0_N DACB_BLUE +3VS
1 2 AD12 PEX_TX1 DACB_GREEN E7
PCIE_GTX_C_MRX_N1 C293 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_N1 AC12
PCIE_GTX_C_MRX_P2 C259 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_P2 PEX_TX1_N
1 2 AB11 PEX_TX2
PCIE_GTX_C_MRX_N2 C258 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_N2 AB12 G6
PCIE_GTX_C_MRX_P3 C292 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_P3 PEX_TX2_N DACB_VREF
1 2 AD13 PEX_TX3 DACB_RSET F8
PCIE_GTX_C_MRX_N3 C291 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_N3 AD14 PM@ C79
PEX_TX3_N
1
PCIE_GTX_C_MRX_P4 C257 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P4 AD15 U6 1 2 0.1U_0402_16V4Z
C PCIE_GTX_C_MRX_N4 C256 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N4 PEX_TX4 DACC_HSYNC R75 R69 R65 C
1 2 AC15 PEX_TX4_N DACC_VSYNC U4
PCIE_GTX_C_MRX_P5 C290 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P5 AB14 2.2K_0402_5% 2.2K_0402_5% 10K_0402_5%
PCIE_GTX_C_MRX_N5 C289 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N5 PEX_TX5 @ U4
DACC
1 2 AB15 PEX_TX5_N DACC_RED T5 PM@ PM@
PCIE_GTX_C_MRX_P6 C255 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P6 AC16 R4 8 1
PCI EXPRESS
2
PCIE_GTX_C_MRX_N6 C254 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N6 PEX_TX6 DACC_BLUE VCC A0
1 2 AD16 PEX_TX6_N DACC_GREEN T4 7 WP A1 2
PCIE_GTX_C_MRX_P7 C287 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P7 AD17 HDCP_SMB_CK1 6 3
PCIE_GTX_C_MRX_N7 C288 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N7 PEX_TX7 HDCP_SMB_DAI SCL A2
1 2 AD18 PEX_TX7_N DACC_VREF R6 5 SDA GND 4
PCIE_GTX_C_MRX_P8 C253 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P8 AC18 V6
PCIE_GTX_C_MRX_N8 C252 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N8 PEX_TX8 DACC_RSET AT24C16AN-10SU-2.7_SO8
1 2 AB18 PEX_TX8_N
PCIE_GTX_C_MRX_P9 C285 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P9 AB19 PM@
PCIE_GTX_C_MRX_N9 C286 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N9 PEX_TX9
1 2 AB20 PEX_TX9_N
1
PCIE_GTX_C_MRX_P10 C251 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P10 AD19 R1 VGA_DDCCLK +3VS R71
PEX_TX10 I2CA_SCL VGA_DDCCLK <25>
PCIE_GTX_C_MRX_N10 C250 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_N10 AD20 T3 VGA_DDCDATA VGA_DDCDATA <25> 2.2K_0402_5% R70
PCIE_GTX_C_MRX_P11 C284 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_P11 PEX_TX10_N I2CA_SDA R116 1 2.2K_0402_5% PM@ 100K_0402_1% PM@
1 2 AD21 PEX_TX11 I2CB_SCL R2 2 @
PCIE_GTX_C_MRX_N11 C283 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_N11 AC21 R3 R119 1 2 2.2K_0402_5% PM@
PCIE_GTX_C_MRX_P12 C249 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_P12 PEX_TX11_N I2CB_SDA VGA_LVDS_SCL
1 2 AB21 A2 VGA_LVDS_SCL <24>
2
PCIE_GTX_C_MRX_N12 C248 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N12 PEX_TX12 I2CC_SCL VGA_LVDS_SDA
1 2 AB22 PEX_TX12_N I2CC_SDA B1 VGA_LVDS_SDA <24>
PCIE_GTX_C_MRX_P13 C282 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P13 AC22 I2C N2 R196 1 2 2.2K_0402_5% PM@
PCIE_GTX_C_MRX_N13 C281 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N13 PEX_TX13 I2CD_SCL R193 1 2.2K_0402_5% PM@
1 2 AD22 PEX_TX13_N I2CD_SDA N3 2
PCIE_GTX_C_MRX_P14 C267 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P14 AD23 Y6 VGA_HDMI_SCL VGA_HDMI_SCL <23>
PCIE_GTX_C_MRX_N14 C266 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N14 PEX_TX14 I2CE_SCL VGA_HDMI_SDA
1 2 AD24 PEX_TX14_N I2CE_SDA W6 VGA_HDMI_SDA <23>
PCIE_GTX_C_MRX_P15 C280 PM@ 1 2 0.1U_0402_10V7K PCIE_GTX_MRX_P15 AE25 A3 HDCP_SMB_CK1
PCIE_GTX_C_MRX_N15 C279 PM@ 0.1U_0402_10V7K PCIE_GTX_MRX_N15 PEX_TX15 I2CH_SCL HDCP_SMB_DAI
1 2 AE26 PEX_TX15_N I2CH_SDA A4
T1 EC_SMB_CK2
I2CS_SCL EC_SMB_CK2 <5,35,41>
<22> CLK_PCIE_VGA CLK_PCIE_VGA AB10 T2 EC_SMB_DA2
PEX_REFCLK I2CS_SDA EC_SMB_DA2 <5,35,41>
<22> CLK_PCIE_VGA# CLK_PCIE_VGA# AC10 PEX_REFCLK_N
AF10 PEX_TSTCLK_OUT
1 2 AE10 AF3 JTAG_TCK PAD
PEX_TSTCLK_OUT_N JTAG_TCK T60
R183 200_0402_5% PM@ AG4
TEST
JTAG_TDI JTAG_TDO
2 1 AG10 PEX_TERMP JTAG_TDO AE4 PAD T59
R504 2.4K_0402_1% PM@ AF4
B PLT_RST# JTAG_TMS JTAG_TRST_N B
<8,26,32,33,40> PLT_RST# AD9 PEX_RST_N JTAG_TRST_N AG3 PAD T92
AD25 TESTMODE 1 2
TESTMODE
1 2 10K_0402_5% R616 PM@
@ R173 10K_0402_5%
OSC_SPREAD D11 F9 SPDIF_IN PAD
XTAL_SSIN SPDIF T28
OSC_OUT 1 2 E9 W15 +VGASENSE +VGASENSE
@ R48 22_0402_5% XTAL_OUTBUFF VDD_SENSE
XTALOUT
HDA
CLK
E10 XTAL_OUT
1
HDA_BCLK
1
NB9M-GS_BGA533
If External Spread Spectrum not stuff than stuff resistor PM@ C86
10P_0402_50V8J External Spread Spectrum
2
U3
Y3 1 6
REFOUT VSS @
3 OUT GND 4
2 XOUT MODOUT 5 1 2 OSC_SPREAD
2 1 R55 22_0402_5%
GND IN OSC_OUT 3 XIN/CLKIN VDD 4 +3VS
27MHZ_16PF_X7S027000BG1H-U
1 PM@ 1 2
C612 C614 @ ASM3P2872AF-06OR_TSOT-23-6
A C66 A
18P_0402_50V8J 18P_0402_50V8J 0.1U_0402_16V4Z
PM@ 2 PM@ 2 1
@
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
NB9M-GS PCIE,LVDS,GPIO,CLK
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, May 07, 2008 Sheet 16 of 52
5 4 3 2 1
5 4 3 2 1
FBAD[0..63]
FBAD[0..63] <20,21>
FBAA[0..12]
FBAA[0..12] <20,21>
FBAODT0
1
FBBA[2..5]
FBBA[2..5] <21>
R129
10K_0402_5%
FBADQS[0..7]
FBADQS[0..7] <20,21>
PM@
2
D FBADQS#[0..7] D
FBADQS#[0..7] <20,21>
FBADQM#[0..7]
FBADQM#[0..7] <20,21>
U27C
U27B
FBAD0 D21 F26 FBAA3 VGA_LVDS_ACLK AC4 Part 3 of 5 C15
FBA_D0 Part 2 of 5 FBA_CMD0 <24> VGA_LVDS_ACLK IFPA_TXC NC
FBAD1 C22 J24 FBAA0 VGA_LVDS_ACLK# AD4 D15
FBA_D1 FBA_CMD1 <24> VGA_LVDS_ACLK# IFPA_TXC_N NC
FBAD2 B22 F25 FBAA2 VGA_LVDS_A0 V5 E15
FBA_D2 FBA_CMD2 <24> VGA_LVDS_A0 IFPA_TXD0 NC
FBAD3 A22 M23 FBAA1 VGA_LVDS_A0# V4 F6
FBA_D3 FBA_CMD3 <24> VGA_LVDS_A0# IFPA_TXD0_N NC
FBAD4 C24 N27 FBBA3 VGA_LVDS_A1 AA5 J5
FBA_D4 FBA_CMD4 <24> VGA_LVDS_A1 IFPA_TXD1 NC
FBAD5 B25 M27 FBBA4 VGA_LVDS_A1# AA4 J22
<24> VGA_LVDS_A1#
NC
FBAD6 FBA_D5 FBA_CMD5 FBBA5 VGA_LVDS_A2 IFPA_TXD1_N NC
A25 FBA_D6 FBA_CMD6 K26 <24> VGA_LVDS_A2 W4 IFPA_TXD2 NC L22
FBAD7 A26 J25 FBACS1# PAD T33 VGA_LVDS_A2# Y4 T6
FBA_D7 FBA_CMD7 <24> VGA_LVDS_A2# IFPA_TXD2_N NC
FBAD8 D22 J27 FBACS0# AB4 AA6
FBA_D8 FBA_CMD8 FBACS0# <20,21> IFPA_TXD3 NC
FBAD9 E22 G23 FBAWE# AB5 AC19
FBA_D9 FBA_CMD9 FBAWE# <20,21> <20,21> FBA_CKE IFPA_TXD3_N NC
FBAD10 E24 G26 FBA_BA0 AE9
FBA_D10 FBA_CMD10 FBA_BA0 <20,21> NC
FBAD11 D24 J23 FBA_CKE AB3 AG9
FBAD12 FBA_D11 FBA_CMD11 AODT0 R494 1 IFPB_TXC NC
D26 FBA_D12 FBA_CMD12 M25 2 FBAODT0 FBAODT0 <20,21> AB2 IFPB_TXC_N
1
FBAD13 D27 K27 FBBA2 PM@ 0_0402_5% W1
FBAD14 FBA_D13 FBA_CMD13 FBAA12 R118 IFPB_TXD4 STRAP0
C27 G25 V1 C7
STRAP
FBA_D14 FBA_CMD14 IFPB_TXD4_N STRAP0 STRAP0 <19>
FBAD15 B27 L24 FBARAS# 10K_0402_5% W3 B9 STRAP1
FBA_D15 FBA_CMD15 FBARAS# <20,21> IFPB_TXD5 STRAP1 STRAP1 <19>
FBAD16 D16 K23 FBAA11 PM@ W2 A9 STRAP2
FBA_D16 FBA_CMD16 IFPB_TXD5_N STRAP2 STRAP2 <19>
FBAD17 E16 K24 FBAA10 AA2
2
FBAD18 FBA_D17 FBA_CMD17 FBA_BA1 IFPB_TXD6
D17 FBA_D18 FBA_CMD18 G22 FBA_BA1 <20,21> AA3 IFPB_TXD6_N
FBAD19 F18 K25 FBAA8 AB1 F10
FBAD20 FBA_D19 FBA_CMD19 FBAA9 IFPB_TXD7 STARP_REF_MIOB
D20 FBA_D20 FBA_CMD20 H22 AA1 IFPB_TXD7_N STARP_REF_3V3 F11
1
FBAD21 F20 M26 FBAA6
C FBAD22 FBA_D21 FBA_CMD21 FBAA5 R88 R91 C
E21 FBA_D22 FBA_CMD22 H24
FBAD23 F21 F27 FBAA7 <23> VGA_HDMI_TX2+ VGA_HDMI_TX2+ P4 40.2K_0402_1% 40.2K_0402_1%
FBAD24 FBA_D23 FBA_CMD23 FBAA4 VGA_HDMI_TX2- IFPC_L0 PM@ PM@
C16 FBA_D24 FBA_CMD24 J26 <23> VGA_HDMI_TX2- N4 IFPC_L0_N BUFRST_N N5 PAD T36
GENERAL
MEMORY INTERFACE
2
FBAD26 FBA_D25 FBA_CMD25 VGA_HDMI_TX1- IFPC_L1
LVDS/TMDS
C18 FBA_D26 FBA_CMD26 G27 <23> VGA_HDMI_TX1- M4 IFPC_L1_N THERMDN D8 PAD T24
FBAD27 D18 M24 FBABA2 <23> VGA_HDMI_TX0+ VGA_HDMI_TX0+ L4
FBA_D27 FBA_CMD27 FBABA2 <20,21> IFPC_L2
FBAD28 C19 K22 <23> VGA_HDMI_TX0- VGA_HDMI_TX0- K4 D9 PAD
FBA_D28 FBA_CMD28 IFPC_L2_N THERMDP T85
FBAD29 C21 <23> VGA_HDMI_CLK+ VGA_HDMI_CLK+ H4
FBAD30 FBA_D29 FBADQM#0 VGA_HDMI_CLK- IFPC_L3
B21 FBA_D30 FBA_DQM0 D23 <23> VGA_HDMI_CLK- J4 IFPC_L3_N
FBAD31 A21 C26 FBADQM#1
FBAD32 FBA_D31 FBA_DQM1 FBADQM#2
P22 D19 F5 B10
FBAD33 P24
FBA_D32
FBA_D33
FBA_DQM2
FBA_DQM3 B19 FBADQM#3 C269~C276 NEAR CONNECT F4
IFPE_L0
IFPE_L0_N
ROM_CS_N
FBAD34 FBADQM#4 ROM_SCLK
SERIAL
FBAD35
R23
R24
FBA_D34 FBA_DQM4 T24
T26 FBADQM#5
R186~R195 NEAR CONNECT PULL DOWN E4
D5
IFPE_L1 ROM_SCLK C9 ROM_SCLK <19>
FBAD36 FBA_D35 FBA_DQM5 FBADQM#6 IFPE_L1_N ROM_SI
FBAD37
T23
U24
FBA_D36 FBA_DQM6 AA23
AB27 FBADQM#7 TMDS pull down (500ohm) resistors G9x only C3
C4
IFPE_L2 ROM_SI A10 ROM_SI <19>
FBAD38 FBA_D37 FBA_DQM7 IFPE_L2_N ROM_SO
V23 FBA_D38 B3 IFPE_L3 ROM_SO C10 ROM_SO <19>
FBAD39 V24 B24 FBADQS#0 B4
FBAD40 FBA_D39 FBA_DQS_RN0 FBADQS#1 IFPE_L3_N
N25 FBA_D40 FBA_DQS_RN1 D25
FBAD41 N26 E18 FBADQS#2 D4
FBAD42 FBA_D41 FBA_DQS_RN2 FBADQS#3 R182 1 IFPE_AUX_N
R25 FBA_D42 FBA_DQS_RN3 A18 2 @ 1K_0402_5% AB6 IFPAB_RSET IFPE_AUX D3
FBAD43 R26 R22 FBADQS#4 R98 1 2 @ 1K_0402_5% M6 G5
FBAD44 FBA_D43 FBA_DQS_RN4 FBADQS#5 R102 1 1K_0402_5% IFPE_RSET IFPC_AUX_N
T25 FBA_D44 FBA_DQS_RN5 R27 2 R5 IFPC_RSET IFPC_AUX G4
FBAD45 V26 Y24 FBADQS#6 PM@
FBAD46 FBA_D45 FBA_DQS_RN6 FBADQS#7
V25 FBA_D46 FBA_DQS_RN7 AA27
FBAD47 V27 NB9M-GS_BGA533
FBAD48 FBA_D47 FBADQS0 PM@
V22 FBA_D48 FBA_DQS_WP0 A24
FBAD49 W22 C25 FBADQS1
FBAD50 FBA_D49 FBA_DQS_WP1 FBADQS2
W23 FBA_D50 FBA_DQS_WP2 E19
FBAD51 W24 A19 FBADQS3
FBAD52 FBA_D51 FBA_DQS_WP3 FBADQS4
AA22 FBA_D52 FBA_DQS_WP4 T22
FBAD53 AB23 T27 FBADQS5
B FBAD54 FBA_D53 FBA_DQS_WP5 FBADQS6 B
AB24 FBA_D54 FBA_DQS_WP6 AA24
FBAD55 AC24 AA26 FBADQS7
FBAD56 FBA_D55 FBA_DQS_WP7
W25 FBA_D56
FBAD57 W26 A16 FB_VREF1
FBAD58 FBA_D57 FB_VREF
W27 FBA_D58
FBAD59 AA25 F24
FBA_D59 FBA_CLK0 FBACLK0 <20>
FBAD60 AB25 F23
FBA_D60 FBA_CLK0_N FBACLK0# <20>
FBAD61 AB26
FBAD62 FBA_D61
AD26 FBA_D62 FBA_CLK1 N24 FBACLK1 <21>
FBAD63 AD27 N23
FBA_D63 FBA_CLK1_N FBACLK1# <21> +1.8VS
M22 FBA_DEBUG 1 2
FBA_DEBUG R113 10K_0402_5%
NB9M-GS_BGA533 PM@
PM@
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
NB9M-GS Memory
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 17 of 52
5 4 3 2 1
5 4 3 2 1
220U_D2_4VM
1 1 1 1 1 1 J12 C13 0.022U_0402_16V7K 0.1U_0402_16V4Z 4.7U 6.3V K X5R 0603
+ C182 C135 C141 C148 C146 C147 VDD FBVDDQ
J13 VDD FBVDDQ D13
C606
L9 VDD FBVDDQ D14
PM@ PM@ PM@ PM@ PM@ PM@ M9 E13
2 2 2 2 2 2 2 VDD Part 4 of 5 FBVDDQ
M11 F13
M17
VDD
VDD
FBVDDQ
FBVDDQ F14 PLACE BELOW GPU FBAVDDQ=1.72A +1.8VS
0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z N9 F15
VDD FBVDDQ 4700P_0402_25V7K 4700P_0402_25V7K 1U_0603_10V4Z
N11 VDD FBVDDQ F16
N12 VDD FBVDDQ F17 1 1 1 1 1 1
0.47U_0402_6.3V6K 0.47U_0402_6.3V6K N13 F19 C111 C108 C127 C109 C142 C118
VDD FBVDDQ
N14 VDD FBVDDQ F22
1 1 1 1 1 1 N15 H23 PM@ PM@ PM@ PM@ PM@ PM@
VDD FBVDDQ 2 2 2 2 2 2
N16 VDD FBVDDQ H26
C144 C153 C160 C166 C165 C186 N17 J15 4700P_0402_25V7K 0.022U_0402_16V7K 0.1U_0402_16V4Z
PM@ PM@ PM@ PM@ PM@ PM@ VDD FBVDDQ +1.8VS
N19 VDD FBVDDQ J16
2 2 2 2 2 2 4700P_0402_25V7K 0.022U_0402_16V7K 1U_0603_10V4Z
P11 VDD FBVDDQ J18
0.47U_0402_6.3V6K P12 J19 1 1 1 1 1
VDD FBVDDQ C140 C139 C119 C106 C97
P13 VDD FBVDDQ L19
0.47U_0402_6.3V6K 0.47U_0402_6.3V6K 0.47U_0402_6.3V6K P14 L23
VDD FBVDDQ PM@ PM@ PM@ PM@ PM@
P15 VDD FBVDDQ L26
2 2 2 2 2
P16 VDD FBVDDQ M19
4700P_0402_25V7K 0.1U_0402_16V4Z
POWER
P17 VDD FBVDDQ N22
4.7U 6.3V K X5R 0603 R9 U22
VDD FBVDDQ
R11 VDD FBVDDQ Y22
1 1 R12 VDD
C169 C133 R13 AG6
PM@ PM@ NEAR BGA R14
VDD
VDD
PEX_IOVDDQ
PEX_IOVDDQ AF6 0.1U_0402_16V4Z 0.47U_0402_6.3V6K
+1.1VS
R15 VDD PEX_IOVDDQ AE6 1 1 1 1
2 2
R16 AD6
R17
VDD
VDD
PEX_IOVDDQ
PEX_IOVDDQ AC13 C212 C203 C202 C201 PEX_IOVDDQ=1.6A
4.7U 6.3V K X5R 0603 T9 AC7 PM@ PM@ PM@ PM@
C
T11
VDD
VDD
PEX_IOVDDQ
PEX_IOVDDQ AB17
2 2 2 2 PEX_IOVDD=500mA C
+1.8VS
NEAR BALL NEAR BGA C189 C190 C205
L13 PM@ PM@ PM@
MBK1608121YZF_0603 2 2 2
1 2 4700P_0402_25V7K +IFPC_PLLVDD
PM@ 0.01U_0402_16V7K 4.7U 6.3V K X5R 0603
1 1 +IFPB_IOVDD
C231 C173
1
PM@ PM@
R622
2 2 L37
10K_0402_5%
MBK1608121YZF_0603 +3VS
+1.1VS PM@
4.7U 6.3V K X5R 0603 PM@
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
NB9M-GS Power
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, May 05, 2008 Sheet 18 of 52
5 4 3 2 1
5 4 3 2 1
1
E5 GND GND U26
E8 V9 R62 R60 R485 R61 R54 R53
GND GND
10K_0402_1%
10K_0402_5%
45.3K_0402_1%~D
E11 V19 PM@ @ PM@ @ @ PM@
GND GND
4.99K_0402_1%
E14 GND GND W11
10K_0402_5%
2K_0402_5%
E17 W14
2
GND GND
E20 GND GND W17
E23 Y2 STRAP2
GND GND <17> STRAP2
E26 Y5 STRAP1
GND GND <17> STRAP1
H2 Y23 STRAP0
GND GND <17> STRAP0
H5 Y26 ROM_SCLK
GND GND <17> ROM_SCLK
J11 AC2 ROM_SI
GND GND <17> ROM_SI
J14 AC5 ROM_SO
GND GND <17> ROM_SO
J17 GND GND AC6
K9 GND GND AC8
1
K19 GND GND AC11
L2 AC14 R59 R57 R481 R58 R51 R50
GND GND @ PM@ @ PM@ X76@ @
L5 GND GND AC17
10K_0402_5%
10K_0402_1%
10K_0402_5%
15K_0402_1%
20K_0402_1%
2K_0402_5%
GND
L11 GND GND AC20
L12 AC23
2
GND GND
L13 GND GND AC26
L14 GND GND AF2
L15 GND GND AF5
L16 GND GND AF8
L17 GND GND AF11
M12 GND GND AF14
M13 GND GND AF17
M14 GND GND AF20
M15 AF23
C
M16
GND
GND
GND
GND AF26 X76 C
P2 T16
P5
GND
GND
GND
GND T15 GB1 Family GPU Strap Qptions
P9 GND GND T14
P19 GND
P23 W16 R161 1 PM@ 2 0_0402_5% GPU FB Memory ROM_SO ROM_SCLK ROM_SI STRAP2 STRAP1 STRAP0
GND GND_SENSE
P26 GND
T12 A15 R97 1 PM@ 2 30_0402_1%
GND FB_CAL_PU_GND
T13 GND 16Mx16(1) PU 5K PD 15K PD 10K PU 10K PD 10K PU 45K
B16 R96 1 2 40.2_0402_1% Samsung
FB_CAL_TERM_GND @
32Mx16(5) PU 5K PD 15K PD 30K PU 10K PD 10K PU 45K
NB9M-GS_BGA533
PM@
NB9M-GS 16Mx16(3) PU 5K PD 15K PD 20K PU 10K PD 10K PU 45K
(0x06E9) Hynix
32Mx16(7) PU 5K PD 15K PD 45K PU 10K PD 10K PU 45K
B
Component Manufacturer Compal PN Compal X76 PN B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
NB9M-GE GND & STRAP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 19 of 52
5 4 3 2 1
5 4 3 2 1
U6 U28
FBA_BA0 L2 B9 FBAD7 FBA_BA0 L2 B9 FBAD25
FBA_BA1 BA0 DQ15 FBAD3 FBA_BA1 BA0 DQ15 FBAD29
L3 BA1 DQ14 B1 L3 BA1 DQ14 B1
D9 FBAD4 D9 FBAD24
FBAA12 DQ13 FBAD0 FBAA12 DQ13 FBAD31
R2 A12 DQ12 D1 R2 A12 DQ12 D1
FBAA11 P7 D3 FBAD1 FBAA11 P7 D3 FBAD28
FBAA10 A11 DQ11 FBAD6 FBAA10 A11 DQ11 FBAD27
M2 A10/AP DQ10 D7 M2 A10/AP DQ10 D7
FBAA9 P3 C2 FBAD2 FBAA9 P3 C2 FBAD30
FBAA8 A9 DQ9 FBAD5 FBAA8 A9 DQ9 FBAD26
P8 A8 DQ8 C8 P8 A8 DQ8 C8
FBAA7 P2 F9 FBAD10 FBAA7 P2 F9 FBAD18
FBAA6 A7 DQ7 FBAD15 FBAA6 A7 DQ7 FBAD23
N7 A6 DQ6 F1 N7 A6 DQ6 F1
FBAA5 N3 H9 FBAD8 FBAA5 N3 H9 FBAD17
FBAA4 A5 DQ5 FBAD13 FBAA4 A5 DQ5 FBAD21
N8 A4 DQ4 H1 N8 A4 DQ4 H1
FBAA3 N2 H3 FBAD12 FBAA3 N2 H3 FBAD19
FBAA2 A3 DQ3 FBAD9 FBAA2 A3 DQ3 FBAD16
M7 A2 DQ2 H7 M7 A2 DQ2 H7
D FBAA1 M3 G2 FBAD14 FBAA1 M3 G2 FBAD22 FBBA[2..5] D
A1 DQ1 A1 DQ1 <17,21> FBBA[2..5]
FBAA0 M8 G8 FBAD11 FBAA0 M8 G8 FBAD20
A0 DQ0 A0 DQ0
FBAD[0..63]
<17,21> FBAD[0..63]
FBACLK0# K8 A9 FBACLK0# K8 A9
FBACLK0 CK VDDQ1 FBACLK0 CK VDDQ1
J8 CK VDDQ2 C1 J8 CK VDDQ2 C1
C3 C3 FBAA[0..12]
VDDQ3 VDDQ3 <17,21> FBAA[0..12]
FBA_CKE K2 C7 FBA_CKE K2 C7
CKE VDDQ4 CKE VDDQ4
VDDQ5 C9 VDDQ5 C9
E9 E9 FBADQS[0..7]
VDDQ6 +1.8VS VDDQ6 +1.8VS <17,21> FBADQS[0..7]
VDDQ7 G1 VDDQ7 G1
FBACS0# L8 G3 FBACS0# L8 G3
CS VDDQ8 CS VDDQ8 FBADQS#[0..7]
VDDQ9 G7 VDDQ9 G7 <17,21> FBADQS#[0..7]
FBAWE# K3 G9 1 FBAWE# K3 G9
WE VDDQ10 WE VDDQ10
FBARAS# K7 A1 C184 + PM@ FBARAS# K7 A1 FBADQM#[0..7]
RAS VDD1 RAS VDD1 <17,21> FBADQM#[0..7]
E1 220U_D2_4VM_R15 E1
FBACAS# VDD2 FBACAS# VDD2
L7 CAS VDD3 J9 L7 CAS VDD3 J9
2 FBA_BA0
VDD4 M9 VDD4 M9 <17,21> FBA_BA0
FBADQM#1 F3 R1 FBADQM#2 F3 R1
FBADQM#0 LDM VDD5 FBADQM#3 LDM VDD5 FBA_BA1
B3 UDM B3 UDM <17,21> FBA_BA1
VDDL J1 VDDL J1
J7 1 1 J7 1 1 FBAODT0
VSSDL VSSDL <17,21> FBAODT0
FBAODT0 K9 C630 C617 FBAODT0 K9 C92 C98
ODT 0.1U_0402_16V4Z 1U_0402_6.3V4Z ODT 0.1U_0402_16V4Z 1U_0402_6.3V4Z FBA_CKE
<17,21> FBA_CKE
PM@ PM@ PM@ PM@
+1.8VS FBADQS1 2 2 FBADQS2 2 2 FBARAS#
F7 LDQS F7 LDQS <17,21> FBARAS#
FBADQS#1 E8 A7 FBADQS#2 E8 A7
LDQS VSSQ1 LDQS VSSQ1 FBACAS#
VSSQ2 B2 VSSQ2 B2 <17,21> FBACAS#
VSSQ3 B8 VSSQ3 B8
1
D2 D2 FBAWE#
VSSQ4 VSSQ4 <17,21> FBAWE#
R480 FBADQS0 B7 D8 FBADQS3 B7 D8
C +VRAM_VREFA 1K_0402_1% FBADQS#0 UDQS VSSQ5 +VRAM_VREFA FBADQS#3 UDQS VSSQ5 FBACS0# C
A8 UDQS VSSQ6 E7 A8 UDQS VSSQ6 E7 <17,21> FBACS0#
PM@ F2 F2
VSSQ7 VSSQ7
F8 F8
2
VSSQ8 VSSQ8
J2 VREF VSSQ9 H2 J2 VREF VSSQ9 H2
(SSTL-1.8) VREF = .5*VDDQ H8 (SSTL-1.8) VREF = .5*VDDQ H8
VSSQ10 VSSQ10
1
1 A2 NC#A2 1 A2 NC#A2
R479 C613 E2 A3 C91 E2 A3
1K_0402_1% 0.047U_0402_16V4Z NC#E2 VSS1 0.047U_0402_16V4Z NC#E2 VSS1
L1 NC#L1 VSS2 E3 L1 NC#L1 VSS2 E3
PM@ PM@ R3 J3 PM@ R3 J3
2 NC#R3 VSS3 2 NC#R3 VSS3
R7 N1 R7 N1 Close to U5
2
1
FBABA2 FBABA2 R104
<17,21> FBABA2 <17,21> FBABA2
475_0402_1%
2
+1.8VS FBACLK0#
+1.8VS <17> FBACLK0#
0.01U_0402_16V7K 0.1U_0402_16V4Z 0.1U_0402_16V4Z
0.01U_0402_16V7K 0.1U_0402_16V4Z 0.1U_0402_16V4Z 1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1 C110 C113 C130 C137 C143 C103 C100 C158
C621 C622 C624 C626 C625 C619 C620 C615 PM@ PM@ PM@ PM@ PM@ PM@ PM@ PM@
PM@ PM@ PM@ PM@ PM@ PM@ PM@ PM@
2 2 2 2 2 2 2 2
2 2 2 2 2 2 2 2 1000P_0402_50V7K 0.01U_0402_16V7K 1U_0402_6.3V4Z 0.1U_0402_16V4Z 0.01U_0402_16V7K
1000P_0402_50V7K 0.01U_0402_16V7K 1U_0402_6.3V4Z 0.1U_0402_16V4Z 0.01U_0402_16V7K
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
VRAM DDRA
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 20 of 52
5 4 3 2 1
5 4 3 2 1
U29 U7
FBA_BA0 L2 B9 FBAD40 FBA_BA0 L2 B9 FBAD39
FBA_BA1 BA0 DQ15 FBAD45 FBA_BA1 BA0 DQ15 FBAD34
L3 BA1 DQ14 B1 L3 BA1 DQ14 B1
D9 FBAD41 D9 FBAD38
FBAA12 DQ13 FBAD46 FBAA12 DQ13 FBAD35
R2 A12 DQ12 D1 R2 A12 DQ12 D1
FBAA11 P7 D3 FBAD47 FBAA11 P7 D3 FBAD32
FBAA10 A11 DQ11 FBAD43 FBAA10 A11 DQ11 FBAD36
M2 A10/AP DQ10 D7 M2 A10/AP DQ10 D7
FBAA9 P3 C2 FBAD44 FBAA9 P3 C2 FBAD33
FBAA8 A9 DQ9 FBAD42 FBAA8 A9 DQ9 FBAD37
P8 A8 DQ8 C8 P8 A8 DQ8 C8
FBAA7 P2 F9 FBAD61 FBAA7 P2 F9 FBAD55
FBAA6 A7 DQ7 FBAD62 FBAA6 A7 DQ7 FBAD51
N7 A6 DQ6 F1 N7 A6 DQ6 F1
FBBA5 N3 H9 FBAD58 FBBA5 N3 H9 FBAD52 FBAD[0..63]
A5 DQ5 A5 DQ5 <17,20> FBAD[0..63]
FBBA4 N8 H1 FBAD56 FBBA4 N8 H1 FBAD50
FBBA3 A4 DQ4 FBAD59 FBBA3 A4 DQ4 FBAD49
N2 A3 DQ3 H3 N2 A3 DQ3 H3
FBBA2 M7 H7 FBAD57 FBBA2 M7 H7 FBAD54 FBAA[0..12]
D A2 DQ2 A2 DQ2 <17,20> FBAA[0..12] D
FBAA1 M3 G2 FBAD63 FBAA1 M3 G2 FBAD48
FBAA0 A1 DQ1 FBAD60 FBAA0 A1 DQ1 FBAD53
M8 A0 DQ0 G8 M8 A0 DQ0 G8
FBBA[2..5]
<17> FBBA[2..5]
FBACLK1# K8 A9 FBACLK1# K8 A9
FBACLK1 CK VDDQ1 FBACLK1 CK VDDQ1 FBADQS[0..7]
J8 CK VDDQ2 C1 J8 CK VDDQ2 C1 <17,20> FBADQS[0..7]
VDDQ3 C3 VDDQ3 C3
FBA_CKE K2 C7 FBA_CKE K2 C7
CKE VDDQ4 CKE VDDQ4 FBADQS#[0..7]
VDDQ5 C9 VDDQ5 C9 <17,20> FBADQS#[0..7]
VDDQ6 E9 VDDQ6 E9
G1 +1.8VS G1 +1.8VS
FBACS0# VDDQ7 FBACS0# VDDQ7 FBADQM#[0..7]
L8 CS VDDQ8 G3 L8 CS VDDQ8 G3 <17,20> FBADQM#[0..7]
VDDQ9 G7 VDDQ9 G7
FBAWE# K3 G9 FBAWE# K3 G9
WE VDDQ10 WE VDDQ10 FBA_BA0
<17,20> FBA_BA0
FBARAS# K7 A1 FBARAS# K7 A1
RAS VDD1 RAS VDD1 FBA_BA1
VDD2 E1 VDD2 E1 <17,20> FBA_BA1
FBACAS# L7 J9 FBACAS# L7 J9
CAS VDD3 CAS VDD3 FBAODT0
VDD4 M9 VDD4 M9 <17,20> FBAODT0
FBADQM#7 F3 R1 FBADQM#6 F3 R1
FBADQM#5 LDM VDD5 FBADQM#4 LDM VDD5 FBA_CKE
B3 UDM B3 UDM <17,20> FBA_CKE
VDDL J1 VDDL J1
J7 1 1 J7 1 1 FBARAS#
VSSDL VSSDL <17,20> FBARAS#
FBAODT0 K9 C305 C224 FBAODT0 K9 C654 C655
ODT 0.1U_0402_16V4Z 1U_0402_6.3V4Z ODT 0.1U_0402_16V4Z 1U_0402_6.3V4Z FBACAS#
<17,20> FBACAS#
PM@ PM@ PM@ PM@
FBADQS7 2 2 FBADQS6 2 2 FBAWE#
F7 LDQS F7 LDQS <17,20> FBAWE#
+1.8VS FBADQS#7 E8 A7 FBADQS#6 E8 A7
LDQS VSSQ1 LDQS VSSQ1 FBACS0#
VSSQ2 B2 VSSQ2 B2 <17,20> FBACS0#
VSSQ3 B8 VSSQ3 B8
1
VSSQ4 D2 VSSQ4 D2
R184 FBADQS5 B7 D8 FBADQS4 B7 D8
C +VRAM_VREFB 1K_0402_1% FBADQS#5 UDQS VSSQ5 +VRAM_VREFB FBADQS#4 UDQS VSSQ5 C
A8 UDQS VSSQ6 E7 A8 UDQS VSSQ6 E7
PM@ F2 F2
VSSQ7 VSSQ7
F8 F8
2
VSSQ8 VSSQ8
J2 VREF VSSQ9 H2 J2 VREF VSSQ9 H2
(SSTL-1.8) VREF = .5*VDDQ H8 H8
VSSQ10 VSSQ10
1
FBABA2 FBABA2
<17,20> FBABA2 <17,20> FBABA2
+1.8VS FBACLK1
+1.8VS <17> FBACLK1
0.01U_0402_16V7K 0.1U_0402_16V4Z 0.1U_0402_16V4Z
0.01U_0402_16V7K 0.1U_0402_16V4Z 0.1U_0402_16V4Z 1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1 C668 C666 C665 C659 C656 C647 C642 C667
1
C272 C234 C225 C304 C269 C263 C239 C233 PM@ PM@ PM@ PM@ PM@ PM@ PM@ PM@
PM@ PM@ PM@ PM@ PM@ PM@ PM@ PM@ R154
2 2 2 2 2 2 2 2 475_0402_1%
2 2 2 2 2 2 2 2 1000P_0402_50V7K 0.01U_0402_16V7K 1U_0402_6.3V4Z 0.1U_0402_16V4Z 0.01U_0402_16V7K PM@
B 1000P_0402_50V7K 0.01U_0402_16V7K 1U_0402_6.3V4Z 0.1U_0402_16V4Z 0.01U_0402_16V7K B
2
FBACLK1#
<17> FBACLK1#
Close to U7
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
VRAM DDRB
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 21 of 52
5 4 3 2 1
5 4 3 2 1
+3VM_CK505
FSC FSB FSA CPU SRC PCI REF DOT_96 USB +3VS
CLKSEL2 CLKSEL1 CLKSEL0 MHz MHz MHz MHz MHz MHz +3VS 1
R364
2
0_0805_5% 1 1 1 1 1 1 1
C419 C422 C420 C438 C457 C474 C473 R278 R263
0 0 0 266 100 33.3 14.318 96.0 48.0
10U_0805_10V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 2.2K_0402_5% 2.2K_0402_5%
2 2 2 2 2 2 2 2N7002DW-T/R7_SOT363-6
0 0 1 133 100 33.3 14.318 96.0 48.0 @ Q27A
+1.5VS 1 2 +1.5VM_CK505
R306 0_0805_5% <28,32,40> ICH_SMBDATA 6 1 CLK_SMBDATA
0 1 0 200 100 33.3 14.318 96.0 48.0
+VCCP 1 2
R389 0_0805_5% 1 1 1 1 1 1 1
2
0 1 1 166 100 33.3 14.318 96.0 48.0 C421 C423 C472 C425 C463 C471 C444 +3VS
D D
5
10U_0805_10V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z
2 2 2 2 2 2 2
1 0 0 333 100 33.3 14.318 96.0 48.0
<28,32,40> ICH_SMBCLK 3 4 CLK_SMBCLK
+3VM_CK505 U14
9 CLK_SMBDATA
SDA CLK_SMBDATA <14,15>
55 VDD_SRC
SCL 10 CLK_SMBCLK
CLK_SMBCLK <14,15>
SRC PORT LIST
6 VDD_REF
12 71 CLK_CPU_BCLK
VDD_PCI CPU_0 CLK_CPU_BCLK <5>
72 70 CLK_CPU_BCLK#
PORT DEVICE
VDD_CPU CPU_0# CLK_CPU_BCLK# <5>
19 VDD_48 CPU_1 68 CLK_MCH_BCLK
CLK_MCH_BCLK <8> SRC0 MCH_DREFCLK
CLK_MCH_BCLK#
27 VDD_PLL3 CPU_1# 67 CLK_MCH_BCLK# <8> SRC2 MCH_3GPLL
+VCCP
+1.5VM_CK505 66 24 R_CLK_DOT R251
1 2 GM@ 0_0402_5%
CLK_MCH_DREFCLK <8>
SRC3 PCIE_EXP#
C VDD_CPU_IO SRC_0/DOT_96 R255 PM@ 0_0402_5% C
1 2 CLK_PCIE_VGA <16> SRC4
2
31 25 R_CLK_DOT# R250
1 2 GM@ 0_0402_5%
VDD_PLL3_IO SRC_0#/DOT_96# CLK_MCH_DREFCLK# <8>
R261 R254 PM@ 0_0402_5%
62
1 2 CLK_PCIE_VGA# <16> SRC6 PCIE_WLAN
R267 56_0402_5% VDD_SRC_IO
2.2K_0402_5% @ 52
LCDCLK/27M 28 MCH_SSCDREFCLK <8> SRC7 PCIE_WLAN1
1
FSA 2 VDD_SRC_IO
1 1 2 MCH_CLKSEL0 <8>
23
LCDCLK#/27M_SS 29 MCH_SSCDREFCLK# <8> SRC8
R262 VDD_IO
<6> CPU_BSEL0 1
R257
2
1K_0402_5% 38 32 CLK_MCH_3GPLL
CLK_MCH_3GPLL <8>
SRC9 PCIE_LAN
0_0402_5% VDD_SRC_IO SRC_2
SRC10 PCIE_ICH
1
33 CLK_MCH_3GPLL#
SRC_2# CLK_MCH_3GPLL# <8>
R268
47_0402_5% 1 2 R270 FSA 20
SRC11 PCIE_SATA
1K_0402_5% <28> CLK_48M_ICH USB_0/FS_A CLK_PCIE_EXP
SRC_3 35 CLK_PCIE_EXP <40>
@ FSB 2
2
FS_B/TEST_MODE CLK_PCIE_EXP#
SRC_3# 36 CLK_PCIE_EXP# <40>
33_0402_5% 1 2 R316 FSC 7
<28> CLK_14M_ICH REF_0/FS_C/TEST_
+VCCP 33_0402_5% 1 2 R310 8 39
<37> CLK_14M_SIO REF_1 SRC_4
@ 40
SRC_4#
2
CK_PWRGD 1
R376 <28> CK_PWRGD CKPWRGD/PD#
11 57 CLK_PCIE_WLAN
NC SRC_6 CLK_PCIE_WLAN <32>
1K_0402_5%
@ 56 CLK_PCIE_WLAN#
CLK_PCIE_WLAN# <32>
1
FSB SRC_6#
1 2 MCH_CLKSEL1 <8>
PM_STP_CPU# 53
R366 <28> H_STP_CPU# CPU_STOP# CLK_PCIE_WLAN1
<6> CPU_BSEL1 1 2 SRC_7 61 CLK_PCIE_WLAN1 <32>
R367 1K_0402_5% PM_STP_PCI# 54
0_0402_5% <28> H_STP_PCI# PCI_STOP# CLK_PCIE_WLAN1#
SRC_7# 60 CLK_PCIE_WLAN1# <32>
1
SRC_8#/CPU_ITP#
SATA_CLKREQ#_R R315 2 1 10K_0402_5%
13 44 CLK_PCIE_LAN EXP_CLKREQ# R295 2 1 10K_0402_5%
PCI_1 SRC_9 CLK_PCIE_LAN <33>
WLAN_CLKREQ1# R373 2 1 10K_0402_5%
+VCCP 33_0402_5% 1 @ 2 R290 PCI2_TME 14 45 CLK_PCIE_LAN# MCH_CLKREQ#_R R256 2 1 10K_0402_5%
<37> CLK_PCI_DB PCI_2 SRC_9# CLK_PCIE_LAN# <33>
CLKREQ_LAN# R304 2 1 10K_0402_5%
33_0402_5% 1 2 R284 PCI_CLK3 15 WLAN_CLKREQ# R372 2 1 10K_0402_5%
<36> CLK_PCI_1394 PCI_3
2
50 CLK_PCIE_ICH
SRC_10 CLK_PCIE_ICH <28>
R312 33_0402_5% 1 2 R289 PCI4_SEL 16
<35> CLK_PCI_LPC PCI_4/SEL_LCDCL
51 CLK_PCIE_ICH#
SRC_10# CLK_PCIE_ICH# <28>
R311 1K_0402_5% 33_0402_5% 1 2 R288 ITP_EN 17
<26> CLK_PCI_ICH PCIF_5/ITP_EN
10K_0402_5% @
1
FSC CLK_PCIE_SATA
2 1 1
R303
2 MCH_CLKSEL2 <8> SRC_11 48
CLK_PCIE_SATA#
CLK_PCIE_SATA <27>
REQ PORT LIST
<6> CPU_BSEL2 1 2 18 VSS_PCI SRC_11# 47 CLK_PCIE_SATA# <27>
R296 1K_0402_5% For ITP_EN, 0 =SRC8/SRC8#; 1 = ITP/ITP#
0_0402_5% 3 VSS_REF PORT DEVICE
1
C464 22P_0402_50V8J
1
2
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Clock generator
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS JITR1_LA-4141P 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, May 05, 2008 Sheet 22 of 52
5 4 3 2 1
5 4 3 2 1
+3VS
+3VS
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
@ 1 1 1 1
0_0402_5% 1 2 R212 C357 C318 C374 C335
25 OE#
D D
VCC 2
HDMICLK 28 11
+3VS SCL_SINK VCC
VCC 15
HDMIDAT 29 21 +3VS
SDA_SINK VCC
VCC 26
GM@ 33 +3VS
4.7K_0402_5% 2 VCC
1 R209 HDMI_DETECT 30
HPD_SINK VCC 40
2
VCC 46
0_0402_5% 1 2 R210 32 R187 R188
@ DDC_EN
2.2K_0402_5% 2.2K_0402_5%
GM@
4.7K_0402_5% 2 GM@ 1 R641 34 4 R643 1 2 4.7K_0402_5% GM@ GM@
1
4.7K_0402_5% 2 CFG0 PC1
1 R642 35 CFG1 PC0 3 R644 1 2 4.7K_0402_5%
GM@ @
REXT 6 1 2
GM@ R189 499_0402_1%
7 HDP
HPD# TMDS_B_HPD# <10>
RT_EN# 10
48 13 HDMI_CLK+
<10> TMDS_B_CLK IN_D4+ OUT_D4+
47 14 HDMI_CLK-
<10> TMDS_B_CLK# IN_D4- OUT_D4-
45 16 HDMI_TX0+
<10> TMDS_B_DATA0 IN_D3+ OUT_D3+
44 17 HDMI_TX0-
C <10> TMDS_B_DATA0# IN_D3- OUT_D3- C
42 19 HDMI_TX1+
<10> TMDS_B_DATA1 IN_D2+ OUT_D2+
41 20 HDMI_TX1-
<10> TMDS_B_DATA1# IN_D2- OUT_D2-
<10> TMDS_B_DATA2 39 22 HDMI_TX2+
IN_D1+ OUT_D1+ HDMI_TX2-
<10> TMDS_B_DATA2# 38 IN_D1- OUT_D1- 23
GND 1
5
TMDS pull down (500ohm) resistors G9x only GND
12
GND
GND 18
HDMI_CLK+_CONN R155 1 PM@ 2 499_0402_1% 24 C369 1 2 PM@ 0.1U_0402_10V7K HDMI_CLK-
GND <17> VGA_HDMI_CLK-
27 C362 1 2 PM@ 0.1U_0402_10V7K HDMI_CLK+
GND <17> VGA_HDMI_CLK+
HDMI_CLK-_CONN R156 1 PM@ 2 499_0402_1% 31 C350 1 2 PM@ 0.1U_0402_10V7K HDMI_TX0-
GND <17> VGA_HDMI_TX0-
36 C341 1 2 PM@ 0.1U_0402_10V7K HDMI_TX0+
GND <17> VGA_HDMI_TX0+
HDMI_TX0+_CONN R150 1 PM@ 2 499_0402_1% 37 C324 1 2 PM@ 0.1U_0402_10V7K HDMI_TX1-
GND <17> VGA_HDMI_TX1-
43 C321 1 2 PM@ 0.1U_0402_10V7K HDMI_TX1+
GND <17> VGA_HDMI_TX1+
HDMI_TX0-_CONN R153 1 PM@ 2 499_0402_1% 49 C313 1 2 PM@ 0.1U_0402_10V7K HDMI_TX2-
PAD <17> VGA_HDMI_TX2-
C308 1 2 PM@ 0.1U_0402_10V7K HDMI_TX2+
<17> VGA_HDMI_TX2+
HDMI_TX1+_CONN R145 1 PM@ 2 499_0402_1% Q38 PS8101TQFN48G_QFN48_7X7 <16> VGA_HDMI_SDA R228 2 1 PM@ 0_0402_5% HDMIDAT
2N7002W-T/R7_SOT323-3 GM@ <16> VGA_HDMI_SCL R227 2 1 PM@ 0_0402_5% HDMICLK
1
2
@
NEAR CONNECT +5VS R659 D2
0_0805_5% RB491D_SC59-3
B B
1
3
2
+5VS_HDMI
L36
9/14 Modify for D4 @ 1
HDMI_CLK+ 1 1 2 2 HDMI_CLK+_CONN UMA used
BAT54S-7-F_SOT23-3 C276
2
0.1U_0402_16V4Z
1
HDMI_CLK- HDMI_CLK-_CONN R198 R194 2
4 4 3 3
HDMI_DETECT 1 R216 2 GM@ 2.2K_0402_5% 2.2K_0402_5%
WCM-2012-900T_4P 0_0402_5%
JHDMI1
1
L35
HDMI_TX0+ 1 2 HDMI_TX0+_CONN
9/14 Reserve for VGA 19
18
HP_DET
1 2 +5V
used;check pin name 17 DDC/CEC_GND
PM@ HDMIDAT 16
HDMI_TX0- HDMI_TX0-_CONN R200 L16 PM@ HDMICLK SDA
4 4 3 3 15 SCL
<16> HDMI_DETECT_VGA HDMI_DETECT_VGA 1 2 1 2 1 R215 2 PM@ 14
WCM-2012-900T_4P 1K_0402_1% FBML10160808121LMT_0603 Reserved
13 CEC
0_0402_5% HDMI_CLK-_CONN 12 20
L34 CK- GND
11 CK_shield GND 21
HDMI_TX1+ 1 2 HDMI_TX1+_CONN C338 HDMI_CLK+_CONN 10 22
1 2 CK+ GND
1
330P_0402_50V7K HDMI_TX0-_CONN 9 23
D3 PM@ D0- GND
8 D0_shield
HDMI_TX1- 4 3 HDMI_TX1-_CONN RB751V_SOD323 R199 HDMI_TX0+_CONN 7
4 3 @ 10K_0402_1% HDMI_TX1-_CONN D0+
6 D1-
WCM-2012-900T_4P +5VS +5VS 5
2
HDMI_TX1+_CONN D1_shield
4 D1+
3 3 HDMI_TX2-_CONN 3
L33 PM@ D2-
2 D2_shield
HDMI_TX2+ 1 2 HDMI_TX2+_CONN 1 HDMIDAT 1 HDMICLK HDMI_TX2+_CONN 1
1 2 D2+
A TYCO_16-004-6131 A
2 2
HDMI_TX2- 4 3 HDMI_TX2-_CONN @ @
4 3 BAT54S-7-F_SOT23-3 BAT54S-7-F_SOT23-3
D25 D26
WCM-2012-900T_4P
INVERTER Conn.
INVT_PWM
1
R4 R5 C800 C18 ME@ 470P_0402_50V7K 470P_0402_50V7K
150_0603_1% 100K_0402_5% 1
C4 470P_0402_50V7K 0.1U_0603_50V4Z
2
4.7U_0805_10V4Z
2
1
3
D R6 220K_0402_5%
S
2
G For EMI
2 1 2 2
Q2 G
2N7002_SOT23 S SI2301BDS-T1-E3_SOT23-3
1
DTC124EK 1
Q3 D
OUT
1
C2
GM@ 0.47U_0402_6.3V6K +3VS
R2 2 +LCDVDD
<10> GM_ENVDD 1 2 0_0402_5% 2 IN Q1 W=60mils
GND
1
DTC124EKAT146_SC59-3
1
R377
R3 1 2 0_0402_5% 1 1
<16> VGA_ENVDD
3
R1 @ C1 C3 4.7K_0402_5%
D13
PM@ 100K_0402_5%
2
4.7U_0805_10V4Z 0.1U_0402_16V4Z BKOFF# 1 2 DISPOFF#
<35> BKOFF#
2
2 2
CH751H-40PT_SOD323-2
<10> GMCH_ENBKL 2 1 ENBKL
ENBKL <35>
R358 GM@ 0_0402_5%
2
<16> VGA_ENBKL 2 1
R351 PM@ 0_0402_5% R368
100K_0402_5%
C C
1
LCD/PANEL BD. Conn.
ME@ ME@
ACES_87212-2000L ACES_87212-2000L
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LVDS & DVI Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 24 of 52
5 4 3 2 1
A B C D E
CRT Connector
Place closed to chipset +CRT_VCC
+5VS 0.1U_0402_16V4Z
C679
1 2 CRT_R_1 1 2 RED D18 W=40mils
<16> VGA_CRT_R
R229 1 2 PM@ 0_0402_5% L20 FCM1608C-121T_0603 2 1 1 2
<10> GMCH_CRT_R
1 R231 GM@ 0_0402_5% 1
1 2 CRT_G_1 1 2 GREEN RB491D_SC59-3 JCRT1
<16> VGA_CRT_G
R221 1 2 PM@ 0_0402_5% L19 FCM1608C-121T_0603 6
<10> GMCH_CRT_G
R224 GM@ 0_0402_5% 11
1 2 CRT_B_1 1 2 BLUE RED 1
<16> VGA_CRT_B
R214 1 2 PM@ 0_0402_5% L18 FCM1608C-121T_0603 7
<10> GMCH_CRT_B
1
R218 GM@ 0_0402_5% CRT_DDC_DAT 12
1
R230 R223 1 1 1 GREEN 2
R219 C406 C391 C385 1 1 1 8
JVGA_HS 13
150_0402_1% 10P_0402_50V8J 10P_0402_50V8J 10P_0402_50V8J C405 C390 C384 BLUE 3
2
2 2 2 10P_0402_50V8J 10P_0402_50V8J 10P_0402_50V8J 9
2
150_0402_1% @ @ @ 2 2 2 JVGA_VS 14 16
150_0402_1% 4 17
10
CRT_DDC_CLK 15
+CRT_VCC JVGA_HS
1 2 5
L22 FCM1608C-121T_0603
1 2 2 1 SUYIN_070546FR015S202CR
C413 0.1U_0402_16V4Z R239 1K_0402_5% 1 2 JVGA_VS
<BOM Structure> L21 FCM1608C-121T_0603 ME@
1
U11
1 1
OE#
1 2 2 4 CRT_HSYNC_1
<16> VGA_HSYNC A Y
R241 PM@ 0_0402_5% @ C412 @ C408
G
10P_0402_50V8J 10P_0402_50V8J
<10> GMCH_CRT_HSYNC 2 2
SN74AHCT1G125DCKR_SC70-5
3
2 2
+CRT_VCC
Place closed to chipset
1 2
C410 0.1U_0402_16V4Z
1
U10
PIN ASSIGMENT
OE#
1 2 2 4 CRT_VSYNC_1
<16> VGA_VSYNC A Y
R233 PM@ 0_0402_5%
G
<10> GMCH_CRT_VSYNC
SN74AHCT1G125DCKR_SC70-5 D-SUB FUNCTION
3
+5VS +5VS +5VS
9 +CRT_VCC
3 3 3
2.2K
+CRT_VCC
2.2K
2 GREEN
1
1
2
R266 R253
<16> VGA_DDCDATA
0_0402_5%
2
PM@
1
R252
2.2K_0402_5% 2.2K_0402_5% 8 GND
2
2
5
2 1 4 3 CRT_DDC_DAT
14 VSYNC
<10> GMCH_CRT_DATA GM@ R621
0_0402_5%
Q23B 10 GND
2
2N7002DW-T/R7_SOT363-6
<10> GMCH_CRT_CLK 2
GM@
1
R620
1 6 CRT_DDC_CLK 13 HSYNC
0_0402_5%
<16> VGA_DDCCLK 2 1
Q23A
2N7002DW-T/R7_SOT363-6
11 SENSE
0_0402_5% PM@ R264 1 1
C414
@
C417
@
12 SM_DAT
100P_0402_50V8J
2 2
68P_0402_50V8K
15 SM_CLK
4 PIN4
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CRT & TV-OUT Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 25 of 52
A B C D E
5 4 3 2 1
+3VS
D D
1 2 PCI_DEVSEL#
R425 8.2K_0402_5%
1 2 PCI_STOP#
R420 8.2K_0402_5%
1 2 PCI_TRDY# <36> PCI_AD[0..31] U34B
R430 8.2K_0402_5% PCI_AD0 D11 F1 PCI_REQ0#
AD0 REQ0# PCI_REQ0# <36>
1 2 PCI_FRAME# PCI_AD1 C8 G4 PCI_GNT0#
AD1 GNT0# PCI_GNT0# <36>
R415 8.2K_0402_5% PCI_AD2 PCI_REQ1#
1 2 PCI_PLOCK# PCI_AD3
D9
E12
AD2 PCI REQ1#/GPIO50 B6
A7 PCI_GNT1#
R464 8.2K_0402_5% PCI_AD4 AD3 GNT1#/GPIO51 PCI_REQ2#
E9 AD4 REQ2#/GPIO52 F13
1 2 PCI_IRDY# PCI_AD5 C9 F12 PCI_GNT2#
R453 8.2K_0402_5% PCI_AD6 AD5 GNT2#/GPIO53 PCI_REQ3#
E10 AD6 REQ3#/GPIO54 E6
1 2 PCI_SERR# PCI_AD7 B7 F6 PCI_GNT3#
R449 8.2K_0402_5% PCI_AD8 AD7 GNT3#/GPIO55
C7 AD8
1 2 PCI_PERR# PCI_AD9 C5 D8 PCI_CBE#0
AD9 C/BE0# PCI_CBE#0 <36>
R438 8.2K_0402_5% PCI_AD10 G11 B4 PCI_CBE#1
AD10 C/BE1# PCI_CBE#1 <36>
PCI_AD11 F8 D6 PCI_CBE#2
AD11 C/BE2# PCI_CBE#2 <36>
PCI_AD12 F11 A5 PCI_CBE#3
+3VS AD12 C/BE3# PCI_CBE#3 <33,36>
PCI_AD13 E7
PCI_AD14 AD13 PCI_IRDY#
A3 AD14 IRDY# D3 PCI_IRDY# <36>
PCI_AD15 D2 E3 PCI_PAR
AD15 PAR PCI_PAR <36>
1 2 PCI_PIRQA# PCI_AD16 F10 R1 PCI_RST#
R428 8.2K_0402_5% PCI_AD17 AD16 PCIRST# PCI_DEVSEL#
D5 AD17 DEVSEL# C6 PCI_DEVSEL# <36>
1 2 PCI_PIRQB# PCI_AD18 D10 E4 PCI_PERR# Place closely pin D4
R580 8.2K_0402_5% PCI_AD19 AD18 PERR# PCI_PLOCK#
B3 AD19 PLOCK# C2
1 2 PCI_PIRQC# PCI_AD20 F7 J4 PCI_SERR#
R402 8.2K_0402_5% PCI_AD21 AD20 SERR# PCI_STOP# CLK_PCI_ICH
C3 AD21 STOP# A4 PCI_STOP# <36>
1 2 PCI_PIRQD# PCI_AD22 F3 F5 PCI_TRDY#
AD22 TRDY# PCI_TRDY# <36>
2
R563 8.2K_0402_5% PCI_AD23 F4 D7 PCI_FRAME#
AD23 FRAME# PCI_FRAME# <36>
1 2 PCI_PIRQE# PCI_AD24 C1 R444
C R448 8.2K_0402_5% PCI_AD25 AD24 PLT_RST# C
G7 AD25 PLTRST# C14
1 2 PCI_PIRQF# PCI_AD26 H7 D4 CLK_PCI_ICH @ 10_0402_5%
AD26 PCICLK CLK_PCI_ICH <22>
R427 8.2K_0402_5% PCI_AD27 D1 R2 PCI_PME#
PCI_PME# <35>
1
PCI_PIRQG# PCI_AD28 AD27 PME#
1 2 G5 AD28
R457 8.2K_0402_5% PCI_AD29 H6 1
PCI_PIRQH# PCI_AD30 AD29 C567
1 2 G1 AD30 1 2 +3VALW
R456 8.2K_0402_5% PCI_AD31 H3
PCI_REQ0# AD31 R575 @ 10K_0402_5% @ 8.2P_0402_50V
1 2
R463 8.2K_0402_5% 2
PCI_REQ1#
1
R419
2
8.2K_0402_5% PCI_PIRQA# J5
Interrupt I/F H4 PCI_PIRQE#
PCI_REQ2# PCI_PIRQB# PIRQA# PIRQE#/GPIO2 PCI_PIRQF#
1 2 E1 PIRQB# PIRQF#/GPIO3 K6
R396 8.2K_0402_5% PCI_PIRQC# J6 F2 PCI_PIRQG#
PIRQC# PIRQG#/GPIO4 PCI_PIRQG# <36>
1 2 PCI_REQ3# PCI_PIRQD# C4 G2 PCI_PIRQH#
R426 8.2K_0402_5% PIRQD# PIRQH#/GPIO5
ICH9-M ES_FCBGA676
PCI_GNT0# SB_SPI_CS#1
<28> SB_SPI_CS#1
Pull high?
1
1
R326
R433 R434 @ 1K_0402_5%
1 2 PCI_GNT3# @ 1K_0402_5%
2
2
@ 1K_0402_5%
B B
1
PCI_GNT#0 SPI_CS#1 Boot BIOS Loaction R576
A16 Swap Override Strap 100K_0402_5%
Low= A16 swap override Enable 0 1 SPI
PCI_GNT#3
2
High= Default*
1 0 PCI
PLT_RST#
1 1 LPC* PLT_RST# <8,16,32,33,40>
1
R390
100K_0402_5%
2
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
ICH9M(1/4)-PCI
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 26 of 52
5 4 3 2 1
5 4 3 2 1
+3VS
R407
GATEA20 2 1
+RTCVCC 10K_0402_5%
1
R513 1M_0402_5% Y4 10K_0402_5%
1 2 SM_INTRUDER# 2 NC IN 1 R515
32.768KHZ_12.5P_1TJS125BJ2A251 10M_0402_5% +VCCP
R517 330K_0402_1% 3 4
D NC OUT D
1 2 ICH_INTVRMEN LPC_AD[0..3] <35,37>
R510 @
2
U34A H_DPRSTP# 2 1
C23 K5 LPC_AD0
RTCX1 FWH0/LAD0
1 2 C706 ICH_RTCX2 C24 RTCX2 FWH1/LAD1 K4 LPC_AD1 56_0402_5%
15P_0402_50V8J L6 LPC_AD2 R514 @
ICH_RTCRST# FWH2/LAD2 LPC_AD3 H_DPSLP#
+RTCVCC 1 2 A25 RTCRST# FWH3/LAD3 K2 2 1
+RTCVCC R324 20K_0402_5% ICH_SRTCRST# F20
SM_INTRUDER# SRTCRST# LPC_FRAME# 56_0402_5%
C22 INTRUDER# FWH4/LFRAME# K3 LPC_FRAME# <35,37>
RTC
LPC
CLRP1
ICH_INTVRMEN B22 J3 LPC_DRQ0#
+RTCBATT INTVRMEN LDRQ0# LPC_DRQ0# <37>
R322 2 1 LAN100_SLP A22 J1
LAN100_SLP LDRQ1#/GPIO23
1 2
E25 N7 GATEA20
2MM GLAN_CLK A20GATE GATEA20 <35>
2 100_0603_1% AJ27 H_A20M# R509 +VCCP
A20M# H_A20M# <5>
C451 C13 2 1
C470 LAN_RSTSYNC
DPRSTP# AJ25 H_DPRSTP_R# R511 2 1 0_0402_5% H_DPRSTP#
H_DPRSTP# <6,8,50>
0.1U_0402_16V4Z 1 2 F14 AE23 H_DPSLP# H_DPSLP# 56_0402_5%
1 LAN_RXD0 DPSLP# H_DPSLP# <6>
G13 LAN_RXD1
D14 AJ26 H_FERR#_S 56_0402_5% 2 1 R20
1U_0603_10V4Z LAN_RXD2 FERR# H_FERR# <5>
LAN / GLAN
close to RAM door D13 AD22 H_PWRGOOD
LAN_TXD_0 CPUPWRGD H_PWRGOOD <6>
D12 LAN_TXD_1
E13 AF25 H_IGNNE#
+1.5VS LAN_TXD_2 IGNNE# H_IGNNE# <5>
B10 AE22 H_INIT#
GPIO56 INIT# H_INIT# <5>
24.9_0402_1% AG25 H_INTR
CPU
INTR H_INTR <5>
R305 1 2 GLAN_COMP B28 L3 KB_RST#
GLAN_COMPI RCIN# KB_RST# <35>
B27 GLAN_COMPO
R554 1 2 HDA_BITCLK_R AF23 H_NMI
<8,16,30> HDA_BITCLK_CODEC NMI H_NMI <5>
33_0402_5% AF6 AF24 H_SMI#
HDA_BIT_CLK SMI# H_SMI# <5>
R559 1 2 HDA_SYNC_R AH4
<8,16,30> HDA_SYNC_CODEC HDA_SYNC
33_0402_5% AH27 H_STPCLK#
C STPCLK# H_STPCLK# <5> C
R550 1 2 HDA_RST_R# AE7
<8,16,30> HDA_RST_CODEC# HDA_RST#
33_0402_5% AG26 THRMTRIP_ICH# R112 1 2 54.9_0402_1% H_THERMTRIP#
THRMTRIP# H_THERMTRIP# <5,8>
<8> HDA_SDIN0 AF4 HDA_SDIN0
<16> HDA_SDIN1 AG4 HDA_SDIN1 TP12 AG27 2 1 +VCCP
AH3 R114 56_0402_5%
<30> HDA_SDIN2 HDA_SDIN2
AE5 @
IHDA
HDA_SDIN3 R541 2
SATA4RXN AH11 1 1K_0402_5% R112 need to place within 2" of ICH9M
R557 1 2 33_0402_5% HDA_SDOUT_R AG5 AJ11 R540 2 1 1K_0402_5%
<8,16,30> HDA_SDOUT_CODEC HDA_SDOUT SATA4RXP
SATA4TXN AG12 @ R328 must be place within 2" of R258 w/o stub.
10K_0402_5% AG7 AF12
HDA_DOCK_EN#/GPIO33 SATA4TXP
+3VS 2 1 R549 AE8 HDA_DOCK_RST#/GPIO34
SATA_LED# AG8 @
<39> SATA_LED# SATALED#
AH9 R544 2 1 1K_0402_5%
SATA_DTX_C_IRX_N0 SATA5RXN R547 2
<39> SATA_DTX_C_IRX_N0 AJ16 SATA0RXN SATA5RXP AJ9 1 1K_0402_5%
<39> SATA_DTX_C_IRX_P0 SATA_DTX_C_IRX_P0 AH16 AE10 @
SATA_ITX_DRX_N0 SATA_ITX_C_DRX_N0 SATA0RXP SATA5TXN
<39> SATA_ITX_DRX_N0 1 2 AF17 SATA0TXN SATA5TXP AF10
<39> SATA_ITX_DRX_P0 SATA_ITX_DRX_P0 C721 1 2 0.01U_0402_16V7K SATA_ITX_C_DRX_P0 AG17
C719 0.01U_0402_16V7K SATA0TXP CLK_PCIE_SATA#
SATA_CLKN AH18 CLK_PCIE_SATA# <22>
SATA
<39> SATA_DTX_C_IRX_N1 SATA_DTX_C_IRX_N1 AH13 AJ18 CLK_PCIE_SATA
SATA1RXN SATA_CLKP CLK_PCIE_SATA <22>
<39> SATA_DTX_C_IRX_P1 SATA_DTX_C_IRX_P1 AJ13 AJ7 R553
SATA_ITX_DRX_N1 SATA_ITX_C_DRX_N1 SATA1RXP SATARBIAS# SATARBIAS
<39> SATA_ITX_DRX_N1 1 2 AG14 SATA1TXN SATARBIAS AH7 2 1
<39> SATA_ITX_DRX_P1 SATA_ITX_DRX_P1 C677 1 2 0.01U_0402_16V7K SATA_ITX_C_DRX_P1 AF14 10mils width less than 500mils
C678 0.01U_0402_16V7K SATA1TXP
24.9_0402_1%
ICH9-M ES_FCBGA676
B B
Need check
+3VS
XOR Chain Entrance Strap
2
R556
ICH_TP3 HDA_SDOUT Description
1K_0402_5% 0 0 RSVD
@
0 1 Enter XOR Chain
1
HDA_SDOUT_R
1 0 Normal Operation
1 1 Set PCIE port config bit 1
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
ICH9M(2/4)-LAN,IDELPC,RTC
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 27 of 52
5 4 3 2 1
5 4 3 2 1
+3VALW +3VS
+3VALW
+3VALW Place closely pin B2 Place closely pin AC1
+3VS 1 2 SERIRQ
2
R406 10K_0402_5% R378 R543
1
R344 CLK_48M_ICH CLK_14M_ICH
2
1 2 PCI_CLKRUN# R361 R371 2.2K_0402_5% 2.2K_0402_5% 8.2K_0402_5%
R461 8.2K_0402_5% 10K_0402_5% 10K_0402_5% U34C
1
<22,32,40> ICH_SMBCLK G16 AH23
1
SMBCLK SATA0GP/GPIO21
2
@ GPIO38 R566 R460
1 2 <22,32,40> ICH_SMBDATA A13 SMB AF19
2
R352 10K_0402_5% LINKALERT# SMBDATA SATA1GP/GPIO19 R551 10_0402_5% 10_0402_5%
SATA
GPIO
E17 AE21
1
ME__EC_CLK1 LINKALERT#/GPIO60/CLGPIO4 SATA4GP/GPIO36 @ @
C17 SMLINK0 SATA5GP/GPIO37 AD20 10K_0402_5%
@ 1 2 EC_THERM# V ME__EC_DATA1 B18
2
R519 8.2K_0402_5% SMLINK1 CLK_14M_ICH
H1 CLK_14M_ICH <22>
1
ICH_RI# CLK14 CLK_48M_ICH
1 2 SATA_CLKREQ#
F19 RI# clocks CLK48 AF3 CLK_48M_ICH <22> 1
C733
1
C576
D
+3VS D
R579 10K_0402_5% R4 P1 ICH_SUSCLK T101 @ 10P_0402_50V8J 10P_0402_50V8J
XDP_DBRESET# SUS_STAT#/LPCPD# SUSCLK @ @
<5> XDP_DBRESET# G19 SYS_RESET#
2
2 2
1 2 OCP# SLP_S3# C16 SLP_S3#
SLP_S3# <35>
R355 10K_0402_5% @ R332 @R538
@ R538 PM_BMBUSY# M6 E16 SLP_S4#
<8> PM_BMBUSY# PMSYNC#/GPIO0 SLP_S4# SLP_S4# <35>
10K_0402_5% 10K_0402_5% G17 SLP_S5#
SYS / GPIO
SLP_S5# SLP_S5# <35>
1 @ 2 WOL_EN <35> EC_LID_OUT# 1 2LID_OUT# A17 SMBALERT#/GPIO11
R524 10K_0402_5% R532 0_0402_5% C10 S4_STATE# R170 100_0402_5% @
1
H_STP_PCI# S4_STATE#/GPIO26 M_PWROK
<22> H_STP_PCI# A14 STP_PCI# 1 2
2 @ 1PM_BMBUSY# <22> H_STP_CPU# 2 1 R_STP_CPU# E19 STP_CPU# PWROK G20 ICH_POK
ICH_POK <8,35>
M_PWROK
R410 8.2K_0402_5% R348 0_0402_5% 1 2 R362
PCI_CLKRUN# L4 M2 1 2 R574 DPRSLPVR @ 10K_0402_5% 1
Power MGT
<36> PCI_CLKRUN# CLKRUN# DPRSLPVR/GPIO16 DPRSLPVR <8,50>
1 @ 2 GPIO39 499_0402_1% C804
R336 10K_0402_5% ICH_PCIE_WAKE# E20 B13 ICH_LOW_BAT# @
<32,33,40> ICH_PCIE_WAKE# WAKE# BATLOW#
SERIRQ M5 1000P_0402_50V7K
<35,37> SERIRQ SERIRQ 2
1 2 GPIO48 <35> EC_THERM#
EC_THERM# AJ23 THRM# PWRBTN# R3 PBTN_OUT#
PBTN_OUT# <35>
R345 10K_0402_5%
1 2 VRMPWRGD D21 D20
<8,50> VGATE VRMPWRGD LAN_RST#
+3VALW 1 2 LINKALERT# R334 0_0402_5%
R370 10K_0402_5% T98 SST_CTL A20 D22 EC_RSMRST#R EC_RSMRST#R 1 2
TP11 RSMRST# R335 10K_0402_5%
1 @ 2 CL_RST# OCP#
OCP# AG19 GPIO1 CK_PWRGD R5 CK_PWRGD_R 1 2 CK_PWRGD CK_PWRGD <22>
R320 3.24K_0402_1%
R338 10K_0402_5% <40> CPUSB# AH21 R423 0_0402_5% 1 2 +3VS
GPIO7 GPIO6 M_PWROK
AG21 GPIO7 CLPWROK R6 M_PWROK <8>
1
1 2 XDP_DBRESET# <35> EC_SMI#
EC_SMI# A21 GPIO8 1 2 VGATE <8,50> 1
R374 10K_0402_5% EC_SCI# C12 B16 T78 C441 R301
<35> EC_SCI# GPIO12 SLP_M#
GPIO13 C21 R637 0_0402_5% 0.1U_0402_16V4Z 453_0402_1%
GPIO13
1 2 ICH_RI# GPIO17 AE18 GPIO17 CL_CLK0 F24 CL_CLK0 <8>
R360 10K_0402_5% GPIO18 2
K1 B19
GPIO
Controller Link
CL_CLK1
2
GPIO20 GPIO18 CL_CLK1
AF8 GPIO20
1 2 ICH_PCIE_WAKE# GPIO22 AJ22 SCLOCK/GPIO22 CL_DATA0 F22 CL_DATA0 <8>
R350 1K_0402_5% GPIO27 A9 C19
GPIO27 CL_DATA1 CL_DATA1
T76 D19
C GPIO28 C
2 1 ICH_LOW_BAT# <22> SATA_CLKREQ#
SATA_CLKREQ# L1 SATACLKREQ#/GPIO35 CL_VREF0 C25 CL_VREF0_ICH R383 3.24K_0402_1%
R546 8.2K_0402_5% GPIO38 AE19 A19 CL_VREF1_ICH 1 2 +3VALW
GPIO39 SLOAD/GPIO38 CL_VREF1
AG22 SDATAOUT0/GPIO39
1
1 2 LID_OUT# @ GPIO48 AF21 SDATAOUT1/GPIO48 CL_RST0# F21 CL_RST#
CL_RST# <8> 1
R539 10K_0402_5% 2 1 GPIO49 AH24 D18 C717 R528
R639 1K_0402_5% GPIO57 GPIO49 CL_RST1# 0.1U_0402_16V4Z 453_0402_1%
A8 GPIO57/CLGPIO5
1 2 WOL_EN MEM_LED/GPIO24 A16 GPIO24 D14 RB751V_SOD323
R638 10K_0402_5% SB_SPKR 2
<30> SB_SPKR M7 C18 2 1 ACIN ACIN <35,44>
2
MCH_ICH_SYNC# SPKR GPIO10/SUS_PWR_ACK GPIO14
AJ24 C11
MISC
<8> MCH_ICH_SYNC# MCH_SYNC# GPIO14/AC_PRESENT
+3VS 1 2 GPIO7 ICH_RSVD B21 C20 +3VALW 2 1 2 1
R349 10K_0402_5% GPIO13 T96 TP3 WOL_EN/GPIO9 R356 R357 0_0402_5%
1 2 AH20 TP8
R365 1 @ 2 10K_0402_5% GPIO17 T97 AJ20 WOL_EN 100K_0402_5% @
R363 TP9
1 @ 2 10K_0402_5% GPIO18 low-->default T95 AJ21 TP10
R578 1 2 10K_0402_5% GPIO20
R548 1 2 10K_0402_5% GPIO22 High -->No boot ICH9-M ES_FCBGA676
R521 10K_0402_5% U34D
PCIE_RXN1 N29 V27 DMI_RXN0
1 2 GPIO57
<32>
<32>
PCIE_RXN1
PCIE_RXP1
PCIE_RXP1 N28
PERN1
PERP1
DMI0RXN
DMI0RXP V26 DMI_RXP0
DMI_RXN0 <8>
DMI_RXP0 <8>
RSMRST circuit
R411 @ 100K_0402_5% TV TUNER <32> PCIE_TXN1 0.1U_0402_10V7K C435 PCIE_C_TXN1 P27 U29 DMI_TXN0 DMI_TXN0 <8>
PETN1 DMI0TXN
1 2 DPRSLPVR <32> PCIE_TXP1 0.1U_0402_10V7K C436 PCIE_C_TXP1 P26 U28 DMI_TXP0 @ R271 @ R656
C
M26 PETP2 DMI1TXP W28 DMI_TXP1 <8> <35> EC_RSMRST# 3 1
E
PCI - Express
PCIE_RXN3 J29 AB27 DMI_RXN2 DMI_RXN2 <8> BAV99DW-7_SOT363 MMBT3906_SOT23-3
<32> PCIE_RXN3 PERN3 DMI2RXN
PCIE_RXP3 DMI_RXP2
B
<32> PCIE_RXP3 J28 AB26 DMI_RXP2 <8> 1 2 +3VALW
1 2
0.1U_0402_10V7K C454 PCIE_C_TXN3 PERP3 DMI2RXP DMI_TXN2 R279 4.7K_0402_5%
WLAN <32> PCIE_TXN3 K27 PETN3 DMI2TXN AA29 DMI_TXN2 <8>
2
+3VS 1 2 SB_SPKR <32> PCIE_TXP3 0.1U_0402_10V7K C453 PCIE_C_TXP3 K26 AA28 DMI_TXP2 DMI_TXP2 <8>
R408 @ 10K_0402_5% PETP3 DMI2TXP R272 D8B
PCIE_RXN4 G29 AD27 DMI_RXN3 DMI_RXN3 <8> @ 2.2K_0402_5%
B <40> PCIE_RXN4 PERN4 DMI3RXN B
PCIE_RXP4 G28 AD26 DMI_RXP3 DMI_RXP3 <8> D8A
<40> PCIE_RXP4 PERP4 DMI3RXP
NEW CARD <40> PCIE_TXN4 0.1U_0402_10V7K C439 PCIE_C_TXN4 H27 AC29 DMI_TXN3 DMI_TXN3 <8> BAV99DW-7_SOT363
1
0.1U_0402_10V7K C440 PCIE_C_TXP4 PETN4 DMI3TXN DMI_TXP3
<40> PCIE_TXP4 H26 AC28 DMI_TXP3 <8> R274
6
+3VS PETP4 DMI3TXP
1 2
E29 T26 CLK_PCIE_ICH#
PERN5 DMI_CLKN CLK_PCIE_ICH# <22>
E28 T25 CLK_PCIE_ICH 2.2K_0402_5%
PERP5 DMI_CLKP CLK_PCIE_ICH <22>
2
F27 PETN5
F26 AF29 R297 24.9_0402_1% Within 500 mils
R319 PETP5 DMI_ZCOMP DMI_IRCOMP
DMI_IRCOMP AF28 1 2 +1.5VS
@ 330_0402_5% LAN PCIE_RXN6 C29
<33> PCIE_RXN6 PERN6/GLAN_RXN
PCIE_RXP6 C28 AC5 USB20_N0
<33> PCIE_RXP6 USB20_N0 <43>
1
PERP6/GLAN_RXP USBP0N
1 R328 2 VRMPWRGD 0.1U_0402_10V7K C449 PCIE_C_TXN6 D27 AC4 USB20_P0
@ 0_0402_5%
<33> PCIE_TXN6
<33> PCIE_TXP6 0.1U_0402_10V7K C450 PCIE_C_TXP6 D26
PETN6/GLAN_TXN USBP0P
AD3 USB20_N1
USB20_P0 <43> LEFT USB USB PORT LIST
PETP6/GLAN_TXP USBP1N
1
D USB20_P1
USBP1P AD2
2 Q29 D23 AC1 USB20_N2
<50> CLK_ENABLE# <38> SPI_CLK_SB SPI_CLK USBP2N USB20_N2 <40>
G @ RHU002N06_SOT323 USB20_P2
S <26> SB_SPI_CS#1
<38> FSEL#SPICS#_SB
SB_SPI_CS#1
D24
F23
SPI_CS0# USBP2P AC2
AA5 USB20_N3
USB20_P2
USB20_N3
<40>
<32>
CMOS PORT DEVICE
3
+VCCP
20 mils U34F U34E
+RTCVCC A23 VCCRTC VCC1_05[01] A15 AA26 VSS[001] VSS[107] H5
VCC1_05[02] B15 AA27 VSS[002] VSS[108] J23
1 1 ICH_V5REF_RUN A6 C15 AA3 J26
C459 C460 V5REF VCC1_05[03] VSS[003] VSS[109]
VCC1_05[04] D15 AA6 VSS[004] VSS[110] J27
0.1U_0402_16V4Z 0.1U_0402_16V4Z E15 1 1 AB1 AC22
ICH_V5REF_SUS VCC1_05[05] C521 C515 0.1U_0402_16V4Z VSS[005] VSS[111]
AE1 V5REF_SUS VCC1_05[06] F15 AA23 VSS[006] VSS[112] K28
2 2
VCC1_05[07] L11 AB28 VSS[007] VSS[113] K29
AA24 L12 0.1U_0402_16V4Z AB29 L13
VCC1_5_B[01] VCC1_05[08] 2 2 VSS[008] VSS[114]
AA25 VCC1_5_B[02] VCC1_05[09] L14 AB4 VSS[009] VSS[115] L15
AB24 VCC1_5_B[03] VCC1_05[10] L16 AB5 VSS[010] VSS[116] L2
AB25 VCC1_5_B[04] VCC1_05[11] L17 AC17 VSS[011] VSS[117] L26
+5VS +3VS AC24 L18 AC26 L27
VCC1_5_B[05] VCC1_05[12] VSS[012] VSS[118]
AC25 VCC1_5_B[06] VCC1_05[13] M11 AC27 VSS[013] VSS[119] L5
D R280 D
AD24 VCC1_5_B[07] VCC1_05[14] M18 AC3 VSS[014] VSS[120] L7
2
0.01U_0402_16V7K
CORE
AD25 VCC1_5_B[08] VCC1_05[15] P11 1 2 +1.5VS AD1 VSS[015] VSS[121] M12
R558 D21 AE25 P18 CHB1608U301_0603 AD10 M13
100_0402_5% VCC1_5_B[09] VCC1_05[16] VSS[016] VSS[122]
CH751H-40PT_SOD323-2 AE26 VCC1_5_B[10] VCC1_05[17] T11 1 1 AD12 VSS[017] VSS[123] M14
AE27 T18 C426 C429 10U_0805_6.3V6M AD13 M15
VCC1_5_B[11] VCC1_05[18] VSS[018] VSS[124]
AE28 U11 AD14 M16
1
VCCA3GP
J25 VCC1_5_B[19] VCC1_05[26] V18 AD5 VSS[026] VSS[132] N13
K24 VCC1_5_B[20] 1 AD6 VSS[027] VSS[133] N14
K25 C504 10U_0805_10V4Z AD7 N15
VCC1_5_B[21] VSS[028] VSS[134]
L23 VCC1_5_B[22] AD9 VSS[029] VSS[135] N16
L24 VCC1_5_B[23] VCCDMIPLL R29 AE12 VSS[030] VSS[136] N17
+5VALW +3VALW 2
L25 VCC1_5_B[24] AE13 VSS[031] VSS[137] N18
M24 VCC1_5_B[25] VCC_DMI[1] W23 AE14 VSS[032] VSS[138] N26
M25 Y23 +VCCP AE16 N27
VCC1_5_B[26] VCC_DMI[2] VSS[033] VSS[139]
2
4.7U_0603_6.3V6M
0.1U_0402_16V4Z
0.1U_0402_16V4Z
P24 VCC1_5_B[30] AE24 VSS[037] VSS[143] P15
P25 AG29 +3VS 1 1 1 AE3 P16
1
C502
C484
C466
ICH_V5REF_SUS R24 AJ6 +3VS 1 (DMI) AE4 P17
VCC1_5_B[32] VCC3_3[02] +3VS (SATA) VSS[039] VSS[145]
20 mils R25 VCC1_5_B[33] VCC3_3[07] AC10 1 AE6 VSS[040] VSS[146] P2
1 R26 C433 AE9 P23
C738 VCC1_5_B[34] 0.1U_0402_16V4Z C549 0.1U_0402_16V4Z 2 2 2 VSS[041] VSS[147]
R27 VCC1_5_B[35] VCC3_3[03] AD19 AF13 VSS[042] VSS[148] P28
2
VCCP_CORE
T24 AF20 1 0.1U_0402_16V4Z AF16 P29
1U_0603_10V4Z VCC1_5_B[36] VCC3_3[04] 2 VSS[043] VSS[149]
T27 VCC1_5_B[37] VCC3_3[05] AG24 AF18 VSS[044] VSS[150] P4
2 C486
T28 VCC1_5_B[38] VCC3_3[06] AC20 AF22 VSS[045] VSS[151] P7
C C
T29 VCC1_5_B[39] AH26 VSS[046] VSS[152] R11
2 +3VS
U24 VCC1_5_B[40] AF26 VSS[047] VSS[153] R12
R309 40 mils U25 B9 AF27 R13
10U_0805_10V4Z VCC1_5_B[41] VCC3_3[08] VSS[048] VSS[154]
+1.5VS 1 2 V24 VCC1_5_B[42] VCC3_3[09] F9 AF5 VSS[049] VSS[155] R14
V25 G3 +3VS +1.5VS AF7 R15
1 VCC1_5_B[43] VCC3_3[10] 1 1 1 VSS[050] VSS[156]
0_0805_5% 1 1 1 U23 G6 AF9 R16
VCC1_5_B[44] VCC3_3[11] VSS[051] VSS[157]
PCI
+ C445 C446 C447 W24 J2 C545 C532 C519 AG13 R17
VCC1_5_B[45] VCC3_3[12] VSS[052] VSS[158]
2
C455 W25 J7 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z AG16 R18
220U_D2_4VM VCC1_5_B[46] VCC3_3[13] 2 2 2 R612 VSS[053] VSS[159]
K23 VCC1_5_B[47] VCC3_3[14] K7 AG18 VSS[054] VSS[160] R28
2 2 2 2 R613
Y24 VCC1_5_B[48] 0_0402_5% AG20 VSS[055] VSS[161] T12
Y25 PM@ GM@ AG23 T13
10U_0805_10V4Z 2.2U_0603_6.3V4Z VCC1_5_B[49] VSS[056] VSS[162]
AJ4 AG3 T14
1
VCCHDA VSS[057] VSS[163]
R518 AG6 VSS[058] VSS[164] T15
AJ3 1 0_0402_5% AG9 T16
VCCSUSHDA 0.1U_0402_16V4Z VSS[059] VSS[165]
+1.5VS 1 2 AJ19 VCCSATAPLL AH12 VSS[060] VSS[166] T17
1U_0603_10V4Z
C710
A ICH9-M ES_FCBGA676 A
1 2 A27 VCCGLANPLL
2 R282
+1.5VS 1 1
D28 VCCGLAN1_5[1]
C431 C434 D29 VCCGLAN1_5[2]
(10UF*1, 2.2UF*1) 2 2
E26 VCCGLAN1_5[3]
E27 VCCGLAN1_5[4]
10U_0805_10V4Z
R281 4.7U_0805_10V4Z A26
+1.5VS 1 2
CHB1608U301_0603
+3VS
VCCGLAN3_3
ICH9-M ES_FCBGA676
Security Classification Compal Secret Data Compal Electronics, Inc.
1 Issued Date 2007/10/15 Deciphered Date 2008/10/15 Title
C430
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
ICH9M(4/4)-POWER&GND
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
2 Custom 0.1
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS JITR1_LA-4141P
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, May 05, 2008 Sheet 29 of 52
5 4 3 2 1
A B C D E
0308_Change R294 and R295 from 0 ohm to bead, C363 from 10uF to 680pF, C365 and C368 from 0.1uF to 680p
AUDIO CODEC CODEC POWER
CHANGE TO 0ohm (2008/05/05) (3.33V)
For Layout: 250mW
+3VALW In order for the modem wake on ring feature to function, Place decoupling caps near the power pins of R395 +3VS
the CODEC must be powered by a rail that is not +5VALW +VDDA_CODEC
SmartAMC device. 2 1 W=40Mil U21
removed when the system is in standby. MBV2012301YZF_0805 @
1
R661 1 2 1 2 1 5
100K_0402_5% +3VDD_CODEC +3VAMP_CODEC C524 4.7U_0805_10V4Z C571 0.1U_0402_16V4Z VIN OUT
1 1
@ R333 R424 2 C555 C562
GND
+3VS 1 2 2 1 +VDDA_CODEC
680P_0402_50V7K
680P_0402_50V7K
1U_0603_10V4Z
1 1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
MBV2012301YZF_0805 MBV2012301YZF_0805 <35,40,42,46,49> SUSP# 3 4 0.1U_0402_16V4Z 4.7U_0805_10V4Z
2
SHDN# BP 2 @ @2
680P_0402_50V7K
1U_0603_10V4Z
1 1 1 1 1 1 1 1 @ 1
VDD_IO +3VALW R660 @ APE8805A-33Y5P_SOT23-5
1 2 @ C558
1
C478
C475
C497
C491
@ C479
C512
C537
C540
100K_0402_5% 4.7kohm for MICL + MICR
@ 2.2kohm for MICL or MICR R668 @
1K_0402_5%
2 1 +3VAMP_CODEC
2
10U_0805_10V4Z
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
@ 10U_0805_10V4Z
1 1 1 1 1 2
MIC_C_BIAS
C477
C481
C536
C541
C811
1 2 VREF_MIC +3VAMP_CODEC
2 2 2 2
R385
R380
R588
R405
0_0402_5%
44
26
40
36
9
4
3
U15 R669
R611 0_0402_5% R405
AVEE
VDD_IO
DVDD_1-8
DVDD_3-3
DVDD_44
AVDD_26
AVDD_40
1 PM@
ARRAY@
ARRAY@
+3VDD_CODEC 2
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
+1.5VS 1 2 VDD_IO
R610 GM@ 0_0402_5% 34
PORTA_L HP_L <41>
<8,16,27> HDA_RST_CODEC# 11 RESET# PORTA_R 35 HP_R <41>
10U_0805_10V4Z
0.1U_0402_16V4Z
39 VREF_HI R391 5.1K_0402_1%
R666 FLY_P VREF_LO
FLY_N 37 1 2 1 1
1
C535
C548
4.7K_0402_5% C533 1U_0603_10V4Z 1 2 JACK_PLUG_MIC <41> Port C
R327 22 R386 20K_0402_5%
DVSS_41
@
AVSS_25
AVSS_38
VREF_LO
DVSS_7
33_0402_5% 23 VREF_MIC
1
1U_0603_10V4Z
1U_0603_10V4Z
33 port B : 10.0K ohm
2
RESERVED_33
1 1 2 1 1 port C : 20.0K ohm
C458 C807 @ CX20561-12Z_LQFP48_7X7
7
41
25
38
C526
C517
3 3
+3VS
DIGITAL ANALOG
1
R347
C553 10K_0402_1%
1 2
2
0.1U_0402_16V4Z 2 1C465
JP24
1
1
1 2 1 2PC_BEEP1 2 1 PC_BEEP
2
0.1U_0402_16V4Z R354 20K_0402_5%
R664 R663 ACES_88514-0441_4P
C480 33_0402_5% 33_0402_5%
1
1 2 C456 R318 C
2
1
1 B 2SC2411KT146_SOT23-3 R353 JP8
R443 C452 560_0402_5% E 20K_0402_5% 1
<34> RJ_RING
3
1U_0603_10V4Z 1
1 2 <34> RJ_TIP 2 2
0_0402_5% @ 0.1U_0402_16V4Z @ C809 C808
1
560_0402_5%
1U_0603_10V4Z R313 D10 @
GND GNDA 10K_0402_5%
RB751V_SOD323
+5VAMP +5VS
C689 C686
2nd = TPA6211 (SA621110010 ) 0.1U_0402_16V4Z
2 1
10U_0805_10V4Z
1 1
filter
33K_0402_5%
1 2 +3VALW
R507
1500P_0402_50V7K
2
1 2
R440
C424 10K_0402_5%
+5VAMP W=40mil @
1000P_0402_50V7K
1
1 2 U30
6 1 AMP_OFF# 2 1 R508 EC_MUTE#
VDD SHUTDOWN# EC_MUTE# <35>
C687 0_0402_5%
WIN1 3 5 WOOFER+
1U_0603_10V4Z 18K_0402_5% 47K_0402_5% IN+ Vo+
LFE_OUT 1 2 1 2 WIN2 4 8 WOOFER-
<30> LFE_OUT IN- Vo-
C683 R505 R506 2 7
BYPASS GND
2 APA3011XA-TRL_MSOP8
C427
2.2U_0603_6.3V4Z
1 SubWoofer Conn.
20mil
FBMA-L11-160808-700LMT_0603 JP9
2 WOOFER- L40 WO- 2
1 2 1 1
WOOFER+ L39 1 2 WO+ 2
FBMA-L11-160808-700LMT_0603 2
3 GND
4 GND
MOLEX_53780-0270
ME@
Speaker Amplifier
@ R397 R401
0 1 10dB 6 G1
5 G1
100K_0402_1% 100K_0402_1% 1 0 15.6dB SPKL+O R413 1 2 0_0402_5% SPK_L1+ 4 4
SPKL-O R412 1 2 0_0402_5% SPK_L1- 3
3
1 1 21.6dB SPKR+O R435 0_0402_5% SPK_R1+ 3 3
1 2 2
2 1
2 1
@C544
@
@C543
@
@C556
@
@C557
@
1
C544 22P_0402_50V8J
C543 22P_0402_50V8J
C556 22P_0402_50V8J
C557 22P_0402_50V8J
1 1 1 1
+5VAMP +3VALW 2 2 2 2
W=40mil
2
R439
1 1 10K_0402_5%
@
1
C527 C569 U18
1
2
GAIN0 LOUT-
2 GAIN0
14 SPKR-O
GAIN1 ROUT-
3 GAIN1
4 SPKL+O MIC2
R409 0_0402_5% C550 3300P_0603_50V7K LOUT+ INT_MICL
LIN SPKR+O
20mil 1
GNDA
INT_MICL <30>
<30> LINE_OUTL 1 2 5 LIN- ROUT+ 18 2
C570 3300P_0603_50V7K 1
R455 1 2 RIN 17 1 WM-64PCY_2P
<30> LINE_OUTR RIN- GND
0_0402_5% 11 45@ C742
GND 47P_0402_50V8J
4 9 LIN+ GND 13 4
1
R417 R451 2
GND 20
7 GNDA
RIN+
10K_0402_5%
10K_0402_5%
C506 10 1
@ @ BYPASS
3300P_0603_50V7K
APA2031_TSSOP20~N C523
2
4.7U_0805_10V4Z
2
C507
3300P_0603_50V7K
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/10/15 Deciphered Date 2008/10/15 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AMP/VR/Audio Jack/MIC
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 31 of 52
A B C D E
A B C D E
1
Mini-Express Card for WLAN +3VALW
R246
10K_0402_1%
+3VS +1.5VS
1 2
1
1 1 1 1 1 C725
OUT
C734 C704 C729 C709
C732 0.1U_0402_16V4Z
1 2
4.7U_0805_10V4Z
2
0.1U_0402_16V4Z
2
4.7U_0805_10V4Z
2
0.1U_0402_16V4Z
2
0.1U_0402_16V4Z 2
<35> BT_OFF# 2 IN
BT MODULE CONN 1
Q17
GND
DTC124EKAT146_SC59-3 Q18
+3VS SI2301BDS-T1-E3_SOT23-3 +3VS_BT
D
3 1 2 1
C409
0.1U_0402_16V4Z
G
<38> BT_LED#
2
Mini-Express Card(Slot 1-WLAN WIMAX) JP7
1
1 1
2
OUT
JP22 USB20_N6 2
<28> USB20_N6 3 3
<28,33,40> ICH_PCIE_WAKE# ICH_PCIE_WAKE# 1 2 +3VS <28> USB20_P6 USB20_P6 4
BT_ACTIVE @ R569 1 0_0402_5% 1 2 BTON_LED 4
2 3 3 4 4 IN 2 5 5
WLAN_ACTIVE @ R565 1 2 0_0402_5% 5 6 Q16 BT_ACTIVE 6
GND
5 6 +1.5VS 6
WLAN_CLKREQ# 7 8 2Watt DTC124EKAT146_SC59-3 WLAN_ACTIVE 7
<22> WLAN_CLKREQ# 7 8 7
1
9 9 10 10 8 8
11 12 R596 1 @ 2 0_0402_5% 9
<22> CLK_PCIE_WLAN# 3G_OFF# <35>
3
11 12 R245 GND1
<22> CLK_PCIE_WLAN 13 13 14 14 10 GND2
15 16 10K_0402_5%
15 16 0_0402_5% @ MOLEX_53780-0870
17 18
2
17 18 R592 1 WL_OFF# ME@
19 19 20 20 2 WL_OFF# <35>
21 21 22 22 PLT_RST# <8,16,26,33,40>
<28> PCIE_RXN3 23 23 24 24 1 2 @ 0_0402_5% +3VALW
25 26 R552 1 2 @ 0_0402_5% +3VS
<28> PCIE_RXP3 25 26
27 28 R555
27 28 R537 1 @ 0_0402_5%
29 29 30 30 2 ICH_SMBCLK <22,28,40>
31 32 R534 1 @ 2 0_0402_5% ICH_SMBDATA <22,28,40>
<28> PCIE_TXN3 31 32
<28> PCIE_TXP3 33 33 34 34
2 35 36 2
35 36 USB20_N8 <28>
37 37 38 38 USB20_P8 <28>
+3VS 39 39 40 40
41 42 WIMAX_LED# 300_0402_5%
41 42 (WWAN_LED#) WLAN_LED#
43 43 44 44 1 2
45 45 46 46
47 48 R525
47 48
49 49 50 50
2005/09/27 modified. 51 52 D24
51 52 WLAN_LED# @
3
Base on OPTION GTM351E Datasheet Rev0.1 53 54 1 1 2 WLAN_WIMAX_LED# <38>
GND1 GND2 WIMAX_LED# 2
Vcc 3.3V +/- 8% R526 300_0402_5%
FOX_AS0B226-S56N-7F DAP202U_SOT323
Peak Icc 2750mA ME@ @
with max supply droop 50mA
Average Icc 1000mA
JP23
<28,33,40> ICH_PCIE_WAKE# ICH_PCIE_WAKE# 1 2 3G_3VS +3VS
3 BT_ACTIVE @ R570 1 0_0402_5% 1 2 3G_GND1 3
2 3 3 4 4
WLAN_ACTIVE @ R567 1 2 0_0402_5% 5 6 3G_1.5VS +1.5VS
WLAN_CLKREQ1# 5 6 2Watt
<22> WLAN_CLKREQ1# 7 7 8 8
9 10 R595 1 @ 2 0_0402_5%
9 10 3G_OFF# <35>
<22> CLK_PCIE_WLAN1# 11 11 12 12
<22> CLK_PCIE_WLAN1 13 13 14 14
15 16 0_0402_5%
15 16 3G_GND2 R593 1
17 17 18 18 2 WL_OFF# <35>
19 19 20 20
21 21 22 22 PLT_RST# <8,16,26,33,40>
<28> PCIE_RXN1 23 23 24 24 1 2 @ 0_0402_5% +3VALW
25 26 3G_GND3 R542
<28> PCIE_RXP1 25 26
27 28 R594 1 2 @ 0_0402_5% +3VS
27 28 R536 1 @ 0_0402_5%
29 29 30 30 2 ICH_SMBCLK <22,28,40>
31 32 R533 1 @ 2 0_0402_5% ICH_SMBDATA <22,28,40>
<28> PCIE_TXN1 31 32
33 34 3G_GND4
<28> PCIE_TXP1 33 34
35 35 36 36 USB20_N3 <28>
37 37 38 38 USB20_P3 <28>
+3VS 39 40 3G_GND5
39 40 WIMAX_LED#
41 41 42 42
43 44 WLAN_LED#
43 44
45 45 46 46
47 47 48 48
49 50 3G_GND6
49 50
2005/09/27 modified. 51 51 52 52
Base on OPTION GTM351E Datasheet Rev0.1 53 54
GND1 GND2
Vcc 3.3V +/- 8% FOX_AS0B226-S56N-7F
4 Peak Icc 2750mA ME@ 4
Security Classification
2007/10/15
Compal Secret Data
2008/10/15 Title
Compal Electronics, Inc.
Issued Date Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Mini-Card/3G/FeliCa/BT
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, May 05, 2008 Sheet 32 of 52
A B C D E
5 4 3 2 1
S
2 1 +XTALVDD 1
FBM-L11-160808-601LMT_06032 +5VALW
0.1U_0402_16V4Z
0.1U_0402_16V4Z
AO3414_SOT23-3
10U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C56 2 2 2 1
G
2
1
C32
4.7U_0805_10V4Z
0.1U_0402_16V4Z 2 2 2 2 2 2 2
1
C62
C55
R25 C81
C77
C67
C49
C46
C58
C65
C45
21.5 33K_0402_5% 1U_0603_10V4Z
L7 1 1 1 2
D 1 1 1 1 1 1 1 D
2 1 +LAN_AVDD
2
FBM-L11-160808-601LMT_06032 2 1
C68 C76 C74 1
1
0.047U_0402_16V4Z 0.01U_0402_16V7K D C34
1
0.047U_0402_16V4Z 1 2 EN_WOL 2 0.1U_0603_50V7K
<35> EN_WOL
Q8 G
2N7002_SOT23 S 2
3
L8
2 1 +LAN_BIASVDD
FBM-L11-160808-601LMT_0603 1 U1
C71
41 LAN_TX0-
TRD0_N LAN_TX0- <34>
0.1U_0402_16V4Z 28 40 LAN_TX0+
2 <22> CLK_PCIE_LAN# PCIE_REFCLK_N TRD0_P LAN_TX0+ <34>
42 LAN_RX1-
TRD1_N LAN_RX1- <34>
29 43 LAN_RX1+
<22> CLK_PCIE_LAN PCIE_REFCLK_P TRD1_P LAN_RX1+ <34>
TRD2_N 48 T20
<22> CLKREQ_LAN# 11 CLKREQ TRD2_P 47 T18
TRD3_N 49 T21
TRD3_P 50 T19
+1.2V_LAN
1 2 3 +3V_LAN
+3VS LOW PWR
2 1 +AVDDL (CLKREQ#) and (ENERGY_DET) are R35 @ 0_0402_5%
L30 FBM-L11-160808-601LMT_0603
1 2 +3VS 1 2 53 2 R36 1 2 0_0402_5% LINKLED# <34> C53 1 2 0.1U_0402_16V4Z
only supported in BCM5787M R52 1K_0402_5% VMAIN_PRSNT LINKLED
1 R37 1 2 0_0402_5%
C73 C75 SPD100LED
+3V_LAN 1 2 54 VAUX_PRSNT SPD1000LED 67 R38 1 2 @ 0_0402_5%
1U_0603_10V4Z 0.1U_0402_16V4Z R49 1K_0402_5% 66 ACTIVITY# <34>
TRAFFICLED
3
2 1
MMJT9435T1G_SOT223
R40 1 2 59 65 LAN_CLK CTL12 1
<26,36> PCI_CBE#3 ENERGY_DET SCLK(EECLK)
2 1 +GPHY_PLLVDD @ 0_0402_5% 63 SI
L6 FBM-L11-160808-601LMT_0603 SI LAN_DATA +1.2V_LAN
2 2 +GPHY_PLLVDD 35 GPHY_PLLVDD SO(EEDATA) 64
C
62 CS# Q6 C
2
4
C72 C70 CS
<28> PCIE_TXN6 32 PCIE_RXD_N
4.7U_0805_10V4Z 0.1U_0402_16V4Z 1
1 1 C61
<28> PCIE_TXP6 31 PCIE_RXD_P
14 CTL12
0.1U_0402_16V7K PCIE_MRX_C_LTX_N6 REGCTL12 CTL25 10U_0805_10V4Z
<28> PCIE_RXN6 25 PCIE_TXD_N REGCTL25 18
C57 2
2 1 +PCIE_PLLVDD RDAC 37 1 2
L31 FBM-L11-160808-601LMT_0603
2 2 <28> PCIE_RXP6 0.1U_0402_16V7K PCIE_MRX_C_LTX_P6 26 R56 1K_0402_5%
C59 PCIE_TXD_P
C64 C63
4.7U_0805_10V4Z 0.1U_0402_16V4Z 23 +XTALVDD
1 1 XTALVDD
<8,16,26,32,40> PLT_RST# 10 PERST VDDIO 6 +3V_LAN
VDDIO 15
<28,32,40> ICH_PCIE_WAKE# @ 1 2 12 19
R31 0_0402_5% WAKE VDDIO
2 1 +PCIE_VDD <35> LAN_WAKE# VDDIO 56
L5 FBM-L11-160808-601LMT_0603
1 2 61
VDDIO +3V_LAN
C69 C60 +3V_LAN 1 2 58 17
SMB_CLK VDDP +2.5V_LAN
1U_0603_10V4Z 0.1U_0402_16V4Z R42 @ 47K_0402_5% 68
2 1 VDDP
+3V_LAN 1 2 57 SMB_DATA
R44 @ 47K_0402_5% 5 +1.2V_LAN
VDDC
4
13 Q9
VDDC MBT35200MT1G_TSOP6
VDDC 20
1 2 4 GPIO_0(SERIAL_DO) VDDC 34
R34 0_0402_5% 55 CTL25 3
LAN_WP VDDC
1 2 7 GPIO_1(SERIAL_DI) VDDC 60
R33 @ 4.7K_0402_5%
1 2 GPIO2 8 36 +LAN_BIASVDD
1
2
5
6
R32 @ 4.7K_0402_5% GPIO_2 BIASVDD
Layout Notice : Place as close PCIE_PLLVDD 30 +PCIE_PLLVDD
chip as possible. +3V_LAN 1 2 9 UART_MODE PCIE_VDD 27 +PCIE_VDD
R41 @ 0_0402_5% 33
PCIE_VDD
B +2.5V_LAN 38 B
AVDD +LAN_AVDD
XTALI 21 45
XTALI AVDD
R39 AVDD 52
200_0402_1% XTALO 22 XTALO
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2 1 XTALO 39
AVDDL +AVDDL +2.5V_LAN
10U_0805_10V4Z
2 2 2 AVDDL 44
C52
C44
C54
XTALI 16 46
Y1 REG_GND AVDDL
51 Notice : 4.7u 6.3V capactor Thickness 1.25mm
GND
AVDDL
27P_0402_50V8J
27P_0402_50V8J
1 2 24 PCIE_GND
1 1 1
2 2 Layout Notice : Filter place as close
69
C42
C43
25MHZ_20P
chip as possible.
1 1
+3V_LAN
1 2
1
C38
0.1U_0402_16V4Z
R28 R27
4.7K_0402_5% 4.7K_0402_5%
2
U2
8 VCC A0 1
LAN_WP 7 2
LAN_CLK WP A1
6 SCL NC 3
LAN_DATA 5 4
SDA GND
AT24C02_SO8
A LAN_CLK A
1 2
R30 4.7K_0402_5%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
BCM5787MKML
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 33 of 52
5 4 3 2 1
5 4 3 2 1
+2.5V_LAN
RJ11+RJ45 CONN
EMI request
1
+3V_LAN 11 VDD
R476
D R67 D
0_0402_5% U25 1 330_0402_5%
<33> ACTIVITY# 2 1 12 GND
LAN_RX1+ 1 16 MDO1+ C80
<33> LAN_RX1+
2
LAN_RX1- RD+ RX+ MDO1- 0.01U_0402_16V7K
<33> LAN_RX1- 2 RD- RX- 15
C607 1 2
2 0.1U_0402_16V4Z TCT 3 CT CT 14 MCT0 R72 2 1 75_0402_5% MDO0+ 1 TX1+
4 13 RJ45_PR
NC NC MDO0-
5 NC NC 12 2 TX1-
C601 1 2 0.1U_0402_16V4Z TCT 6 11 MCT1 R76 2 1 75_0402_5%
LAN_TX0+ CT CT MDO0+ MDO1+
<33> LAN_TX0+ 7 TD+ TX+ 10 3 RX1+
LAN_TX0- 8 9 MDO0-
<33> LAN_TX0- TD- TX- MDO2+ 4 TX2+
350uH_NS0013LF MDO2- 5 TX2-
MDO1- 6 RX1-
MDO3+ 7 RX2+
MDO3- 8 RX2-
Change C468,C470,C473,C474,C475,C476 from 0.01uF to 0.1uF
RJ45
+3V_LAN 13 VDD
1 R92
330_0402_5%
LAN_RX1- 2 1 C600 C88 <33> LINKLED# 2 1 14
R475 49.9_0402_1% GND
1 2 0.1U_0402_16V4Z 0.01U_0402_16V7K
LAN_RX1+ 2 2 R110 FBMA-L11-160808-181LMA15T
1
R472 49.9_0402_1% RJ_TIP 2 1 9
<30> RJ_TIP RJ11_1 RJ11
RJ_RING 2 1 10
C <30> RJ_RING RJ11_2 C
R107 FBMA-L11-160808-181LMA15T
15 SGND1 SGND3 17
LAN_TX0- 2 1 C610 RJ45_PR 1 2 16 18
R478 49.9_0402_1% SGND2 SGND4
1 2 0.1U_0402_16V4Z C85
LAN_TX0+ 2 1 1000P_1206_2KV7K
R477 49.9_0402_1% 2 2 ALLTO_C100B6-110A4-L
C168 C78
0.1U_0402_16V4Z 0.1U_0402_16V4Z
1 1
near LAN controller
1 1
C801
C802
2 2
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LAN CONTROLLER
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 34 of 52
5 4 3 2 1
+3VALW +3VALW +3VALW
+EC_AVCC
1 1 1 1 1 1
1
0.1U_0402_16V4Z
C513
0.1U_0402_16V4Z
C531
0.1U_0402_16V4Z
C530
0.1U_0402_16V4Z
C520
1000P_0402_50V7K
C448
1000P_0402_50V7K
C487
L23 1 2 @ C418
+3VALW +EC_AVCC
FBM-11-160808-601-T_0603
2 1 1 2 0.1U_0402_16V4Z R265
100K_0402_1%
C432 2 2 2 2 2 2
0.1U_0402_16V4Z C437 @
111
125
1000P_0402_50V7K U12
22
33
96
67
2
U17
9
1 ECAGND 2
1 2 8 VCC A0 1
L24 FBM-11-160808-601-T_0603 7 2
VCC
VCC
VCC
VCC
VCC
VCC
AVCC
EC_SMB_CK1 WP A1
6 SCL A2 3
EC_SMB_DA1 5 4
SDA GND
D23
1 21 INVT_PWM AT24C16AN-10SU-2.7_SO8
<27> GATEA20 GA20/GPIO00 INVT_PWM/PWM1/GPIO0F INVT_PWM <24>
2 1 KB_RST#_EC 2 23 BEEP# @
<27> KB_RST# KBRST#/GPIO01 BEEP#/PWM2/GPIO10 BEEP# <30>
3 26 BATT_OVP C744 1 2 100P_0402_50V8J
<28,37> SERIRQ SERIRQ# FANPWM1/GPIO12 NOVO# <41>
1
4 27 ACOFF
<27,37> LPC_FRAME#
RB751V_SOD323 LFRAME# ACOFF/FANPWM2/GPIO13 ACOFF <44,46>
LPC_AD3 5 BATT_TEMP
C745 1 2 100P_0402_50V8J R273
<27,37> LPC_AD3 LAD3
LPC_AD2 7 PWM Output 100K_0402_1%
<27,37> LPC_AD2 LAD2
LPC_AD1 8 63 BATT_TEMP ACIN C746 1 2 100P_0402_50V8J @
<27,37> LPC_AD1 LAD1 BATT_TEMP/AD0/GPIO38 BATT_TEMPA <45>
LPC_AD0 BATT_OVP
<27,37> LPC_AD0 10 LAD0 LPC & MISC 64 BATT_OVP <46>
2
BATT_OVP/AD1/GPIO39
2 1 2 1 ADP_I/AD2/GPIO3A 65 ADP_I <46>
@C538
@ C538 22P_0402_50V8J @R40310_0402_5%
@ R40310_0402_5% 12 AD Input 66 BRD_ID
<22> CLK_PCI_LPC PCICLK AD3/GPIO3B
13 75 TSATN#_EC@ 1 2
<26,36,37> PCI_RST# PCIRST#/GPIO05 AD4/GPIO42 TSATN# <8>
1 2 EC_RST# 37 76 R382 0_0603_5%
+3VALW ECRST# SELIO2#/AD5/GPIO43
R388 47K_0402_5% EC_SCI# 20
2
<28> EC_SCI#
<41> PWR_LED_SC# 38
SCI#/GPIO0E
CLKRUN#/GPIO1D
for G sensor
68 DAC_BRIG
DAC_BRIG/DA0/GPIO3C DAC_BRIG <24>
C509 70 EN_FAN1 +3VALW
EN_DFAN1/DA1/GPIO3D EN_FAN1 <5>
0.1U_0402_16V4Z DA Output 71 IREF
1 IREF/DA2/GPIO3E IREF <46>
KSI0 55 72
KSI0/GPIO30 DA3/GPIO3F BT_OFF# <32>
KSI1 56
<37> KSI1 KSI1/GPIO31 +5VS
KSI2 57 EC_MUTE# 1 2
<37,41> KSI2 KSI2/GPIO32
KSI3 58 83 R300 @ 10K_0402_5%
KSI3/GPIO33 PSCLK1/GPIO4A EC_MUTE# <31>
KSI4 59 84 USB_ON USB_ON 2 1 TP_CLK 1 2
KSI4/GPIO34 PSDAT1/GPIO4B USB_ON <43>
KSI5 60 85 10K_0402_5% R291 R299 4.7K_0402_5%
KSI6 KSI5/GPIO35 PSCLK2/GPIO4C TP_DATA
61 KSI6/GPIO36 PS2 Interface PSDAT2/GPIO4D 86 1 2
KSO[0..15] KSI7 62 87 TP_CLK R298 4.7K_0402_5%
<37> KSO[0..15] KSI7/GPIO37 TP_CLK/PSCLK3/GPIO4E TP_CLK <37>
KSO0 39 88 TP_DATA
KSI[0..7] KSO0/GPIO20 TP_DATA/PSDAT3/GPIO4F TP_DATA <37>
KSO1 40
<37,41> KSI[0..7] KSO2 KSO1/GPIO21 @
41 KSO2/GPIO22
KSO3 42 97 R325 1 2 4.7K_0402_5%
KSO4 KSO3/GPIO23 SDICS#/GPXOA00
43 KSO4/GPIO24 SDICLK/GPXOA01 98 EN_WOL <33> KB926 SPI STRAP PIN
KSO5 UMA_DIS
KSO6
44 KSO5/GPIO25 Int. K/B SDIDO/GPXOA02 99
45 KSO6/GPIO26 Matrix SDIDI/GPXID0 109 CMOS_OFF# <40>
KSO7 46 SPI Device Interface
KSO8 KSO7/GPIO27 +3VS
47 KSO8/GPIO28 Analog Board ID definition,
KSO9 48 119 FRD#SPI_SO
KSO9/GPIO29 SPIDI/RD# FRD#SPI_SO <38> Please see page 3.
KSO10 49 120 FWR#SPI_SI
KSO10/GPIO2A SPIDO/WR# FWR#SPI_SI <38>
1
+3VALW KSO11 50 SPI Flash ROM 126 SPI_CLK
KSO11/GPIO2B SPICLK/GPIO58 SPI_CLK <38>
KSO12 51 128 FSEL#SPICS# R635
KSO12/GPIO2C SPICS# FSEL#SPICS# <38>
KSO13 52 10K_0402_5%
KSO13/GPIO2D
2
2
10K_0402_5% KSO16 KSO15/GPIO2F CIR_RX/GPIO40 I2C_INT I2C_INT
<41> KSO16 81 KSO16/GPIO48 CIR_RLC_TX/GPIO41 74 I2C_INT <41>
2
KSO17
<41> KSO17 82 KSO17/GPIO49 FSTCHG/SELIO#/GPIO50 89
90 CHARGE_LED0#
FSTCHG <46>
R342 GM@ R330 R308
Ra
CHARGE_LED0# <38>
1
1
EC_SMB_CK2 SDA1/GPIO45 SUSP_LED#/GPIO55 SYSON
<5,16,41> EC_SMB_CK2 79 SCL2/GPIO46 SM Bus SYSON/GPIO56 95 SYSON <40,42,48>
1 2 EC_SMB_DA2 80 121 Vab MODULE_ID Vab UMA_DIS BRD_ID
<36> R5_PME# <5,16,41> EC_SMB_DA2 SDA2/GPIO47 VR_ON/XCLK32K/GPIO57 VR_ON <50>
R442 0_0402_5% 127 ACIN
AC_IN/GPIO59 ACIN <28,44>
2
1
@ R341 PM@ R329 R321 C442
0_0402_5% 0_0402_5%
<28> SLP_S3# 6 PM_SLP_S3#/GPIO04 EC_RSMRST#/GPXO03 100 EC_RSMRST# <28> Rb
0.1U_0402_16V4Z
14 101 EC_LID_OUT#
<28> SLP_S5# PM_SLP_S5#/GPIO07 EC_LID_OUT#/GPXO04 EC_LID_OUT# <28> 2
1 2 EC_SMI# 15 102 EC_ON 33K_0402_1%
<28> EC_SMI# EC_ON <41,46>
1
<33> LAN_WAKE# R421 0_0402_5% LID_SW# EC_SMI#/GPIO08 EC_ON/GPXO05 MODULE_ID D12 RB751V_SOD323
<41> LID_SW# 16 LID_SW#/GPIO0A EC_SWI#/GPXO06 103
+3VALW 1 2 17 104 ICH_POK_EC 1 2 ICH_POK
SUSP#/GPIO0B ICH_PWROK/GPXO06 ICH_POK <8,28>
+3VALW R609 1 2 4.7K_0402_5% 18 GPO 105 BKOFF#
PBTN_OUT#/GPIO0C BKOFF#/GPXO08 BKOFF# <24>
1 2 EC_PME# R608 4.7K_0402_5% 19 GPIO 106 1 2 1 2 +3VS
EC_PME#/GPIO0D WL_OFF#/GPXO09 WL_OFF# <32>
@R422
@ R422 0_0402_5% 25 107 R340 0_0402_5% R339 10K_0402_5%
<43> KILL_SW# FAN_SPEED1 EC_THERM#/GPIO11 GPXO10 DDR3_SM_PWROK <8> @
<5> FAN_SPEED1 28 FAN_SPEED1/FANFB1/GPIO14 GPXO11 108 SCROLL_LED# <41>
S
1 2 FRD#SPI_SO
GND
GND
GND
GND
GND
@ R379 100K_0402_1% 1 1
1 2 FSEL#SPICS# C805
@ R399 100K_0402_1% KB926QFA1_LQFP128 C511 @
11
24
35
94
113
69
4.7U_0805_10V4Z 1000P_0402_50V7K
KSO17 2 2
1 2
ECAGND
OUT
1 1
6 R03 (PVT) 200K 2.20V
+3VS 7 R10A (MP) NC 3.30V
NC
NC
EC_SMB_CK2
1
R258
2
4.7K_0402_5%
Ra=100K Ohm
2
1 2 EC_SMB_DA2
R259 4.7K_0402_5% 1 1
C416 C415
@ 100P_0402_50V8J @ 100P_0402_50V8J
X1 Security Classification Compal Secret Data Compal Electronics, Inc.
2 2 Issued Date 2007/10/15 Deciphered Date 2008/10/15 Title
32.768KHZ_12.5P_1TJS125BJ2A251
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
BIOS & EC I/O Port
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, May 05, 2008 Sheet 35 of 52
5 4 3 2 1
+1.8VS
+3VS +3V_PHY
L42
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+3VS
4.7U_0805_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+3VS 2 1
FBM-L11-160808-601LMT_0603
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1 1 1
+3V_PHY
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1 1 1 1
C698
C722
C731
4.7U_0805_10V4Z
C720
C727
C724
C730
2 2 2 1 1 1
120
125
102
103
122
2 2 2 2
C701
C702
C703
26
56
15
14
91
92
67
73
79
81
change L41,L42 from L to 0ohm
7
U33
2 2 2
VCC1.8
VCC1.8
VCC1.8
VCC1.8
VCC1.8
VCC1.8
VCC3.3
VCC3.3
VCC3.3
VCC3.3
PCI_VCC
PCI_VCC
AVCC
AVCC
AVCC
AVCC
<26> PCI_AD[0..31]
PCI_AD31 19
D PCI_AD30 AD31 R516 5.9K_0402_1% D
20 AD30
PCI_AD29 21 78 1 2
PCI_AD28 AD29 REF
22 AD28
PCI_AD27 23 83 OZ129XI
PCI_AD26 AD27 XI OZ129XO
24 84
PCI_AD25
PCI_AD24
PCI_AD23
25
27
AD26
AD25
AD24
OZ129 XO
TPBIAS 76 IEEE1394_TPBIAS0
IEEE1394_TPAP0
29 AD23 TPA+ 75
PCI_AD22 30 74 IEEE1394_TPAN0
PCI_AD21 AD22 TPA- IEEE1394_TPBP0
31 AD21 TPB+ 72
PCI_AD20 32 71 IEEE1394_TPBN0
PCI_AD19 AD20 TPB-
34 AD19
PCI_AD18 35
PCI_AD17 AD18 SDPWR0_MSPWR_XDPWR SDCLK
36 AD17 MC_3V# 4
PCI_AD16 37 113 SDCLK_MSCLK 1
PCI_AD15 AD16 SD_CLK/MS_CLK SDDATA3
47 AD15 SD_D3 111
PCI_AD14 48 112 SDDATA2 +VCC_4IN1 C718
PCI_AD13 AD14 SD_D2 SDDATA1 JREAD1 10P_0402_50V8J
49 AD13 SD_D1 107
PCI_AD12 SDDATA0 XDWP# MMCDATA5 @ 2
50 AD12 SD_D0 108 33 xD-WP SD-DAT5 23
PCI_AD11 51 110 SDCMD XDDATA3_MSBS 8 14 SDDATA0
PCI_AD10 AD11 SD_CMD SDWP# XDDATA2_MSDATA0 xD-D3 SD-DAT0 SDCMD
52 AD10 SD_WP 117 9 xD-D2 SD-CMD 25
PCI_AD9 53 114 SDCD# 29 SDDATA3
PCI_AD8 AD9 SD_CD# XDDATA0_MSDATA3 SD-DAT3 SDDATA1
54 AD8 24 MS-DATA3 SD-DAT1 12
PCI_AD7 57 MMCDATA4 27
PCI_AD6 AD7 XDDATA7_MSDATA1 SDDATA2 SD-DAT4 R530 22_0402_5% MSCLK
58 AD6 MS_D1/XD_D7 95 30 SD-DAT2
PCI_AD5 59 93 XDD6 SDCD# 1 26 MSCLK 1 2SDCLK_MSCLK 1
PCI_AD4 AD5 XD_D6 XDD5 SDWP# SD-CD MS-SCLK XDDATA3_MSBS
60 AD4 XD_D5 89 2 SD-WP MS-BS 13
PCI_AD3 61 87 XDD4 22 MSCD# C713
PCI_AD2 AD3 XD_D4 XDDATA3_MSBS XDDATA0_MSDATA3 MS-INS 10P_0402_50V8J
62 AD2 MS_BS/XD_D3 88 32 xD-D0 MS-VCC 28
PCI_AD1 XDDATA2_MSDATA0 XDD5 XDDATA7_MSDATA1 @ 2
63 AD1 MS_D0/XD_D2 90 6 xD-D5 MS-DATA1 15
PCI_AD0 64 94 XDDATA1_MSDATA2 XDD4 7 19 XDDATA1_MSDATA2
AD0 MS_D2/XD_D1 XDDATA0_MSDATA3 +VCC_4IN1 XDD6 xD-D4 MS-DATA2 XDDATA2_MSDATA0
MS_D3/XD_D0 96 5 xD-D6 MS-DATA0 17
C 119 XDCE# XDWE# 34 R531 22_0402_5% C
PCI_CBE#3 XD_CE# XDRB# xD-WE SDCLK1
<26,33> PCI_CBE#3 28 C/BE3# XD_RB# 100 3 xD-VCC SD-CLK 20 2SDCLK_MSCLK
PCI_CBE#2 38 118 XDCLE XDDATA7_MSDATA1 4 18 MMCDATA6
<26> PCI_CBE#2 C/BE2# XD_CLE xD-D7 SD-DAT6
PCI_CBE#1 46 109 XDALE XDCE# 37 16 MMCDATA7
<26> PCI_CBE#1 C/BE1# XD_ALE xD-CE SD-DAT7
PCI_CBE#0 55 105 XDWE# XDRE# 38 21
<26> PCI_CBE#0 C/BE0# XD_WE# xD-RE SD-VCC
101 XDRE# XDDATA1_MSDATA2 10
R560 100_0402_5% XD_RE# XDWP# XDCLE xD-D1
XD_WPO# 98 36 xD-CLE 7IN1-GND 31
PCI_AD22 1 2 CBS_IDSEL 5 99 MSCD# XDDATA1_MSDATA2 10 11
IDSEL MS_CD# XDCD# XDALE xD-D1 7IN1-GND
<22> CLK_PCI_1394 45 PCI_CLK XD_CD# 97 35 xD-ALE
PCI_DEVSEL# 42 XDCLE 36
<26> PCI_DEVSEL# DEVSEL# xD-CLE
PCI_FRAME# 39 XDRB# 39
<26> PCI_FRAME# FRAME# xD-R/B
PCI_IRDY# 40 85 XDCD# 40 41
<26> PCI_IRDY# IRDY# PHY_TEST0 xD-CD GND
PCI_TRDY# 41 86 42
<26> PCI_TRDY# TRDY# PHY_TEST1 GND
PCI_STOP# 43
<26> PCI_STOP# STOP#
PCI_PAR 44 TAITW_R015-A10-LM
<26> PCI_PAR PAR
PCI_REQ0# 17 2
<26> PCI_REQ0# PCI_REQ# NC
PCI_GNT0# 18 8 ME@
<26> PCI_GNT0# PCI_GNT# NC
1 9 MMCDATA4
<26,35,37> PCI_RST# PCI_RST# NC
11 10 MMCDATA5
<26> PCI_PIRQG# INTA# NC
R5_PME# 3 13
<35> R5_PME# PME# NC
6 126 MMCDATA6
R561 1 CLKRUN# NC
2@ 10K_0402_5% NC 127 MMCDATA7
106 MEDIA_LED NC 128
R562 1 2 0_0402_5%
<28> PCI_CLKRUN#
AGND
AGND
AGND
AGND
AGND
AGND
3IN1_LED# 3IN1_LED#
@
OZ129TN_LQFP128_14X14 D19
12
16
33
66
68
104
115
116
121
123
124
82
80
77
70
69
65
MSCD# 2
LED behave: 1 XDCD#
Idel ---------> low L41 C696 SDCD# 3
B Accress data --> always high 2 1 OZ129XI B
FBM-L11-160808-601LMT_0603
15P_0402_50V8J DAN202UT106_SC70-3
2
X2
CLK_PCI_1394 24.576MHz_16P_1BG24576CKIA
change L41,L42 from L to 0ohm C695
1
OZ129XO
1
4.7P_0402_50V8C10_0402_5%
R545
15P_0402_50V8J
270P_0402_50V7K
5.1K_0402_1%
@ 1
C736
2
R571
2
2 40mil 40mil
2
3 IN OUT 1
1 @ Z3008
SDPWR0_MSPWR_XDPWR 4 EN OUT 5
150K_0402_5%
1U_0603_10V4Z
4.7U_0805_10V4Z
0.1U_0402_16V4Z
2
1
56.2_0402_1%
56.2_0402_1%
0.1U_0402_16V4Z
2 GND 1 1 1
C699
R527
R564
R568
C714
C700
vendor request rserve 1 G5250C2T1U_SOT23-5
UPDATE 1394 SYMBOL 2 2 2
C715
common chock or 0 ohm
1
2
JP1394 2
IEEE1394_TPBN0 IEEE1394_TPBN0_CONN 4 8
IEEE1394_TPBP0 IEEE1394_TPBP0_CONN TPB- GND
3 TPB+ GND 7
IEEE1394_TPAN0 IEEE1394_TPAN0_CONN 2 6
IEEE1394_TPAP0 IEEE1394_TPAP0_CONN TPA- GND
1 TPA+ GND 5
A A
Layout Note: Shield GND for SUYIN_020015FB004S515ZL
IEEE1394_TPA and TPB
2
2
56.2_0402_1%
56.2_0402_1%
2
R577
R572
C739
1U_0603_10V4Z Security Classification Compal Secret Data Compal Electronics, Inc.
1
1
Issued Date 2006/08/04 Deciphered Date 2006/10/06 Title
IEEE1394_TPBIAS0
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
1394+3 in 1 Card
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
Custom IGT30 LA-3571P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 36 of 52
5 4 3 2 1
5 4 3 2 1
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
KB /SW /LPC Debug Conn.
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 37 of 52
5 4 3 2 1
FOR EC 16M SPI ROM
+3VALW
+3VS
1
C566 20mils 1
0.1U_0402_16V4Z C743
2 0.1U_0402_16V4Z
@ 2
U22
FSEL#SPICS#
R437 2 15_0402_5% SPI_CS# 1 R603 U35
<35> FSEL#SPICS# 1 CS# VCC 8
FRD#SPI_SO 1 2 SPI_SO 2 7 15_0402_5% R465 2 1 SPI_CS#_SB 1 8 R606 @
<35> FRD#SPI_SO SO HOLD# <28> FSEL#SPICS#_SB CS# VCC
15_0402_5% R431 3 SPI_CLK_R1
6 2 SPI_CLK 3 6 SPI_CLK_SB 15_0402_5%
WP# SCLK SPI_CLK <35> WP# SCLK SPI_CLK_SB <28>
4 SPI_SI 1
5 2 FWR#SPI_SI 15_0402_5% 7 5 SPI_SI_SB 1 2
GND SI FWR#SPI_SI <35> HOLD# SI FWR#SPI_SI_SB <28>
15_0402_5% @ 4 2 SPI_SO_SB 2 1
GND SO FRD#SPI_SO_SB <28>
MX25L1605AM2C-12G_SO8 R467 R605 @ 15_0402_5%
@ MX25L512AMC-12G_SO8
SPI_CLK_R
1
R459
15_0402_5% FD6 FD4 FD5 FD2 FD3 FD1
@ 1 1 1 1 1 1
2
1
C573
10P_0402_50V8J
@ 2
H1 H3 H4 H2
HOLEA HOLEA HOLEA HOLEA
1
JP12
SPI_CS# 1 2 +3VALW
SPI_SO 1 2 H20 H18 H14 H13 H16 H19
3 3 4 4
+3VALW 5 6 2 R466 1 SPI_CLK HOLEA HOLEA HOLEA HOLEA HOLEA HOLEA
5 6 SPI_SI 15_0402_5%
7 7 8 8
@
E&T_2941-G08N-00E~D
1
ME@
LED
1
H21 H22 H24 H23 H26 H28 H27
HOLEA HOLEA HOLEA HOLEA HOLEA HOLEA HOLEA
+5VALW 1 2 2 1 LED1 PWR_LED# <35>
R585 300_0402_5% HT-191NB_BLUE_0603
1
H30 H29
HOLEA HOLEA
HT-297UD/NB_BLUE/AMB_0603
Amber
1
Blue&Amber
HT-297UD/NB_BLUE/AMB_0603
Amber
+5VS 1 2 3 4 BT_LED# <32>
R586
300_0402_5% Blue
+5VS 2 1 WLAN_WIMAX_LED# <32>
LED6
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LED/EC SPI ROM
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, May 05, 2008 Sheet 38 of 52
A B C D E F G H
+5VS +3VS
1 1 1 1 1 1
C316
1 C274 C462 C298 C461 C469 0.1U_0402_16V4Z 1
1000P_0402_50V7K 0.1U_0402_16V4Z 1U_0603_10V4Z 10U_0805_10V4Z 10U_0805_10V4Z
2 2 2 2 2 2 @
1 GND 1 GND
<27> SATA_ITX_DRX_P0 SATA_ITX_DRX_P0 2 <27> SATA_ITX_DRX_P1 SATA_ITX_DRX_P1 2
SATA_ITX_DRX_N0 A+ SATA_ITX_DRX_N1 TX+
<27> SATA_ITX_DRX_N0 3 A- <27> SATA_ITX_DRX_N1 3 TX-
4 GND 4 GND
2 SATA_DTX_C_IRX_N0 SATA_DTX_IRX_N0 SATA_DTX_C_IRX_N1 SATA_DTX_IRX_N1 2
<27> SATA_DTX_C_IRX_N0 1 2 5 B- <27> SATA_DTX_C_IRX_N1 1 2 5 RX-
C684 0.01U_0402_16V7K 6 C676 0.01U_0402_16V7K 6
SATA_DTX_C_IRX_P0 SATA_DTX_IRX_P0 B+ SATA_DTX_C_IRX_P1 SATA_DTX_IRX_P1 RX+
<27> SATA_DTX_C_IRX_P0 1 2 7 GND <27> SATA_DTX_C_IRX_P1 1 2 7 GND
C685 0.01U_0402_16V7K C675 0.01U_0402_16V7K
8 V33 8 DP
+3VS 9 V33 +5VS 9 +5V
10 V33 10 +5V
11 GND 11 MD
12 GND 12 GND
13 GND 13 GND
14 V5
15 TYCO_5-1759952-4
+5VS V5
16 V5
17 GND
18 ME@
Reserved
19 GND
20 V12
21 V12
22 V12
ALLTO_C16694-12204-L_RV
ME@
3 3
D20 RB751V_SOD323
SATA_LED# 1 2 DRIVE_LED#
<27> SATA_LED# DRIVE_LED# <41>
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HDD & ODD Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 39 of 52
A B C D E F G H
A B C D E
+1.5VS_CARD1
Imax = 0.75A
New Card Socket (Left/TOP)
1 1
Express Card Power Switch C467 C489 JEXP1
10U_0805_10V4Z 0.1U_0402_16V4Z
2 2
+1.5VS U16 1 GND
+1.5VS_CARD1 40mil <28> USB20_N10 2 USB_D-
2 1 12 1.5Vin 1.5Vout 11 <28> USB20_P10 3 USB_D+
1 C482 0.1U_0402_16V4Z CPUSB# 1
14 1.5Vin 1.5Vout 13 4 CPUSB#
+3VS 5 RSV
+3VS_CARD1 60mils +3VS_CARD1
6 RSV
2 1 2 3.3Vin 3.3Vout 3 <22,28,32> ICH_SMBCLK 7 SMB_CLK
C483 0.1U_0402_16V4Z 4 5 Imax = 1.35A <22,28,32> ICH_SMBDATA 8
3.3Vin 3.3Vout SMB_DATA
+3VALW +3VALW_CARD1 40mil +1.5VS_CARD1 9 +1.5V
2 1 17 AUX_IN AUX_OUT 15 10 +1.5V
C500 0.1U_0402_16V4Z 1 1 <28,32,33> ICH_PCIE_WAKE# 11
PLT_RST# WAKE#
<8,16,26,32,33> PLT_RST# 6 SYSRST# OC# 19 +3VALW_CARD1 12 +3.3VAUX
C468 C488 PERST# 13
SYSON PERST# 10U_0805_10V4Z 0.1U_0402_16V4Z PERST#
<35,42,48> SYSON 20 SHDN# PERST# 8 +3VS_CARD1 14 +3.3V
2 2
15 +3.3V
SUSP# 1 16 16
<30,35,42,46,49> SUSP# STBY# NC <22> EXP_CLKREQ# CLKREQ#
CPUSB# 17 CPPE#
+3VALW 2 R337 1 @ 100K_0402_5% 10 CPPE# GND 7 <22> CLK_PCIE_EXP# 18 REFCLK-
<22> CLK_PCIE_EXP 19 REFCLK+
CPUSB# 9 20
<28> CPUSB# CPUSB# GND
<28> PCIE_RXN4 21 PERn0
18 +3VALW_CARD1 22
RCLKEN <28> PCIE_RXP4 PERp0
Imax = 0.275A 23 GND
R5538_QFN20 <28> PCIE_TXN4 24 PETn0
<28> PCIE_TXP4 25 PETp0
1 1 26 GND
C495 C499 27
10U_0805_10V4Z 0.1U_0402_16V4Z GND
28 GND
@ 2 2
SANTA_130801-5_LT
ME@
(NEW)
2 2
C6
S
3 R583 0.1U_0402_16V4Z 3
D
3 1
100_0603_5% 1
@ SI2301BDS-T1-E3_SOT23-3
Q4
G
1
2
1
R584 2
2
<35> RCIRRX RCIRRX 1 2 R19
10K_0402_5% R7
33_0402_5% 1 0_0603_5%
1 2
CMOS1
1
C740 JP1
22P_0402_50V8J 2 1
OUT
+5VALW USB20_N2 1
<28> USB20_N2 2 2
IR1 <28> USB20_P2 USB20_P2 3 3
1 2 1 Vout <35> CMOS_OFF# 2 IN 4 4
+5VS R590 100_0603_5% Q5 5
1
GND
DTC124EKAT146_SC59-3 5
1 2 2 VCC 6 GND1
R589 100_0603_5%
1 C5 7
@ 10U_0805_10V4Z GND2
3
3
C741 GND 2 ACES_88266-05001
4 GND
4.7U_0805_10V4Z 2
IRM-V538/TR1_3P
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
NEW CARD & CMOS Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 40 of 52
A B C D E
+3VALW NOVO_BTN# ON/OFFBTN#
ON/OFFBTN#
Switch Board Conn.
2
2 2 D11
PSOT24C_SOT23-3
C797 C798 @
470P_0402_50V7K 470P_0402_50V7K
1 1
1
JP3
+3VALW 1 1
KSO16 2
<35> KSO16 2
KSI2 3
<35,37> KSI2 3
INT_MICR GNDA KSI0 4
<35,37> KSI0 4
KSO17 5
<35> KSO17 5
1 1 KSO17 KSO16 6
@ R_SMB_CK2 6
<5,16,35> EC_SMB_CK2 1R618 2 0_0402_5% 7 7
2
C579 C799 1R617 2 0_0402_5% R_SMB_DA2 8
<5,16,35> EC_SMB_DA2 8
47P_0402_50V8J 1000P_0402_50V7K D15 I2C_INT 9
2 2 <35> I2C_INT 9
PSOT24C_SOT23-3 INT_MICR 10
<30> INT_MICR 10
GNDA @ GNDA 11
NOVO_BTN# 11
12 12
ON/OFFBTN# 13
1
13
14
Power Button +3VS
<35> PWR_LED_SC#
R599
R601
1 2PWR_LED_SC#_CONN 300_0402_5%
15
14
15
1 2SCROLL_LED#_CONN 300_0402_5%
16
SW1 @ EMI REQUEST KSI0 KSI2
<35> SCROLL_LED#
<35> NUM_LED#
R598
R600
1
1
2NUM_LED#_CONN
2DRIVE_LED#_CONN
300_0402_5%
17
300_0402_5%
18
16
17
<39> DRIVE_LED# 18
1 3 <35> CAPS_LED#
R597 1 2CAPS_LED#_CONN 300_0402_5%
19 19
2
+5VS 20 20
2 4 D7 21
+3VALW GND
PSOT24C_SOT23-3 22 GND
SMT1-05_4P @
KEY MATRIX
6
5
ACES_87151-2005N
ON/OFF switch TOP Side
BTN FUNCTION IN OUT
1
2
2 1 ME@
J1 @ JOPEN
2 1 R242 UP KSO16 KSI2
J2 @ JOPEN 100K_0402_5%
Bottom Side D5
DOWN KSO17 KSI2
1
3 ON/OFF#
ON/OFF# <35>
OK KSO17 KSI0
ON/OFFBTN# 1
2 51_ON# EXT_MIC_L 1 2 EXT_MIC_L-2
51_ON# <44> <30> EXT_MIC_L
L25
+3VALW FBM-11-160808-700T_0603
1
DAN202UT106_SC70-3 2 1 1
D6
1
Audio Jack
2
DTC124EKAT146_SC59-3
GNDA GNDA
2
EC_ON 1 2 2
<35,46> EC_ON
R244 33K_0402_5% IN EXT_MIC_R 1 2 EXT_MIC_R-2
GND
<30> EXT_MIC_R
L26
FBM-11-160808-700T_0603
1 1
MIC IN
3
D 47P_0402_50V8J 10P_0402_50V8J 1
2 2
2 2
G 6
S Q19 GNDA GNDA 3
3
2N7002_SOT23-3
JACK_PLUG_MIC 4
<30> JACK_PLUG_MIC
1 GNDA5
C522 SINGA_2SJ-S351-012
@ ME@
2
GNDA
10P_0402_50V8J
Lid Switch
A3212ELHLT-T_SOT23W-3 220P_0402_50V7K
1
VDD
C568 Headphone
1
1 220P_0402_50V7K
2
OUTPUT 3 LID_SW# <35>
C561 @ R445 @ R452
0.1U_0402_16V4Z 2 1K_0402_5% 1K_0402_5%
GND
2
C547 GNDA
U19 10P_0402_50V8J
1
1 JHP1
6
<30> HP_R L28 1 2 PR-OUT 1
FBM-11-160808-700T_0603
<30> HP_L L29 1 2 PL-OUT 4
FBM-11-160808-700T_0603
<30> JACK_PLUG_HP 7
5
+3VALW
<30> SPDIF_OUT 2
+5VS 3 DRIVE IC
1 8
2
1
R314 C7 9
C574 0.1U_0402_16V4Z 10
100K_0402_5% 2
220P_0402_50V7K 11
2
D9
1
SINGA_2SJ-B373-G03
NOVO# 2 ME@
<35> NOVO#
1 NOVO_BTN#
51_ON# 3
<44> 51_ON#
DAN202UT106_SC70-3
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Audio Jack & SW connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B JITR1_LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Wednesday, May 07, 2008 Sheet 41 of 52
A B C D E
1 1
+5VALW TO +5VS
+3VALW TO +3VS +1.8V to +1.8VS
+5VALW +5VS
+3VALW +3VS +1.8V +1.8VS
U23
8 1 U20 U9
D S
7 D S 2 8 D S 1 8 D S 1
2
10U_0805_10V4Z
1U_0603_10V4Z
6 D S 3 1 1 7 D S 2 7 D S 2 1 1
2
1 1 5 4 C580 C578 R468 6 3 1 1 6 3 C345 C360
D G D S D S
10U_0805_10V4Z
1U_0603_10V4Z
10U_0805_10V4Z
1U_0603_10V4Z
C575 C577 1 1 5 4 C563 C554 R418 1 1 5 4 R207
D G D G
10U_0805_10V4Z
10U_0805_10V4Z
10U_0805_10V4Z
10U_0805_10V4Z
AO4468_SO8 470_0603_5% C539 C559 C365 C383
@ 10U_0805_10V4Z 10U_0805_10V4Z 2 2 AO4468_SO8 470_0603_5% AO4468_SO8 2 2 470_0603_5%
1
2 2 @ 2 2
1 1
1
2 2 @ 2 2
1
D D
1
D
2 SUSP 2 SUSP
G G 2 SUSP
+VSB 5VS_GATE S Q33 S Q30 G
3
R226 2N7002_SOT23 2N7002_SOT23 S Q13
3
20K_0402_5% 1 2N7002_SOT23
1
D C581
SUSP
2 R670 R416 R222
Q14G 0_0402_5% 0.1U_0603_50V7K 47K_0402_5% 100K_0402_5%
2N7002_SOT23 2 5VS_GATE 1.8VS_GATE 5VS_GATE
S +VSB 1 2 1 2 +VSB
3
@ R450 R220 @
1
2 47K_0402_5% 1 100K_0402_5% 1 2
2
D C572 C386
1
SUSP R671 @ D R672 0.1U_0603_50V7K
2
Q32 G 0_0402_5% 0.1U_0603_50V7K SUSP 2 0_0402_5%
2N7002_SOT23 S 2 G 2
3
@ Q15 S @
1
2N7002_SOT23
+1.5V to +1.5VS
2
+1.8V +1.5V
+1.5V +1.5VS R234 R238 R237
10K_0402_5% 100K_0402_5% 100K_0402_5%
2
U36 @
8 1 R236 R634
1
D S 470_0603_5% 470_0603_5% SUSP
7 D S 2 1 1 <49> SUSP
2
1U_0603_10V4Z
1 1 5 4 R631
1
D G
1
D D
10U_0805_10V4Z
10U_0805_10V4Z
C789 C790
AO4468_SO8 2 2 470_0603_5% Q22 SYSON Q21
<30,35,40,46,49> SUSP# 2 <35,40,48> SYSON 2
1
@ D D G 2N7002_SOT23 G 2N7002_SOT23
1
3 2 2 3
2 SYSON# 2 SYSON# S S
3
1
1
G G
1
3
2 SUSP 2N7002_SOT23 2N7002_SOT23 100K_0402_5% 100K_0402_5%
G
S Q36
3
2
2N7002_SOT23
R632
100K_0402_5%
+VSB 1.5VS_GATE 5VS_GATE
R633 @
150K_0402_5% 1 1
C793 C794 +VCCP +0.75V
1
D 0.1U_0603_50V7K
SUSP 2 R673 @
2
2
G 2 2
0_0402_5%
Q34 S 0.1U_0603_50V7K R68 R165
3
1
1
D D
2 SUSP 2 SYSON#
G G
S Q10 S Q12
3
4 2N7002_SOT23 2N7002_SOT23 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DC Interface
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 1.0
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-3691P
Date: Monday, May 05, 2008 Sheet 42 of 52
A B C D E
A B C D E
+5VALW
LIFT USB CONN. 1
+USB_VCCA
+USB_VCCA
U13 +USB_VCCA
W=80mils
C694 0.1U_0402_16V4Z
1 GND OUT 8 1 Kill Switch
1 2 IN OUT 7 1 1
2 1 3 6 + C691 C688
USB_ON 4 IN OUT +3VALW
<35> USB_ON EN# OC# 5 USB_OC#0 <28> R581
150U_D2_6.3VM 470P_0402_50V7K 100K_0402_5% SW2
G545A1P1U_SO8 2 2
2 1 3 3
JP19
1 1 VCC <35> KILL_SW# 2 2
C428 USB20_N0 2 KILL_SW#
<28> USB20_N0 D-
@ 1000P_0402_50V7K USB20_P0 3
<28> USB20_P0 D+
4 GND 1 1
2
5 GND1
6 1BS003-1211L_3P
GND2
7 GND3
8 GND4
SUYIN_020173MR004G579ZR
ME@
2 2
+5VALW +USB_VCCC
U31
1 GND OUT 8
2 IN OUT 7
3 6
C693
1 4
IN
EN#
OUT
OC# 5 USB_OC#4 <28> RIGHT USB CONN. 3 RIGHT USB CONN. 2
USB_OC#11 <28> +USB_VCCC +USB_VCCC
G545A1P1U_SO8 1
4.7U_0805_10V4Z C690
@ 2
0.1U_0402_16V4Z W=80mils W=80mils
2 @
<35> USB_ON
1 1
C726 C692
470P_0402_50V7K 470P_0402_50V7K
2 2
+USB_VCCC JP21 JP20
+USB_VCCC 1 1
3 VCC VCC 3
+USB_VCCC USB20_N11 2 USB20_N4 2
<28> USB20_N11 D- <28> USB20_N4 D-
1 USB20_P11 3 USB20_P4 3
<28> USB20_P11 D+ <28> USB20_P4 D+
1 +USB_VCCC 4 4
+ GND GND
1
C711 C716 5 5
150U_D2_6.3VM 470P_0402_50V7K C697 GND1 GND1
6 GND2 6 GND2
2 2 470P_0402_50V7K 7 GND3 7 GND3
2
8 GND4 8 GND4
SUYIN_020173MR004G579ZR SUYIN_020173MR004G579ZR
ME@ ME@
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power OK, Reset and RTC Circuit, TP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 1.0
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-3691P
Date: Monday, May 05, 2008 Sheet 43 of 52
A B C D E
A B C D
VIN
PF1 PL6 ACIN BATT ONLY
JDCIN @ 7A_24VDC_429007.WRML SMB3025500YA_2P
@ 4602-Q04C-09R 4P P2.5 1 2 1 2
Precharge detector Precharge detector
PJ9
Min. typ. Max. Min. typ. Max.
1000P_0402_50V7K
1000P_0402_50V7K
100P_0402_50V8J
100P_0402_50V8J
0.01U_0402_50V7K
0.01U_0402_50V7K
4 4 2 2 1 1
H-->L 13.843V 14.247V 14.636V H-->L 6.138V 6.214V 6.359V
@ JUMP_43X118
3 3
L-->H 14.936V 15.381V 15.814V L-->H 7.196V 7.349V 7.505V
1
1 1
2 2
PC53
PC54
PC165
PC164
PC50
PC52
2
2
1 1
PR69
1K_1206_5%
DC030006J00 1 2
PR70
1K_1206_5% PQ16
VIN 2 1 1 2 3 TP0610K-T1-E3_SOT23-3
1
PD3 PR71
RLS4148_LL34-2 1K_1206_5%
Vin Detector 1 2
100K_0402_5%
100K_0402_5%
VS 2 1
1
PR72
PR76
PR77
PD4 1K_1206_5%
2
High 18.135 17.566 17.011 @ RLS4148_LL34-2 1 2
100K_0402_5%
1
PR79
1
PQ14
PR85 PC60 DTC115EUA_SC70-3
1 2
2
@ 10K_0402_1% @ 0.01U_0402_25V7K 2
1 2 1 2 2
VIN <35,46> ACOFF
PR83
VIN 1M_0402_1%
1 2 2
B+
3
10K_0805_5%
1
82.5K_0402_1%
1
VS
PR88
PQ13
PR84
PR87 DTC115EUA_SC70-3
3
10K_0402_5%
1 2
2
215K_0402_1% PU8A
1 2 3 PR159
P
+ VL
0.068U_0603_25V7M
1 PACIN 2.2M_0402_5%
O PACIN <46>
24.9K_0402_1%
2 - 2 1
1
10K_0402_1%
0.1U_0402_16V7K
RLZ4.3B_LL34
1
1
PR82
LM393DG_SO8
4
PC59
PC113
PR80
499K_0402_1%
PD5
2
1
VS
2
PR157
0.01U_0402_25V7K
PR160
2
100K_0402_1%
10K_0402_1%
1
2 1 RTCVREF
3.3V
1
PR161
PC109
2
VIN
2
PD15
8
RB715F_SOT323-3
2
<45,47> MAINPWON 2 5
P
+
3 1 7 O 3
205K_0402_1%
499K_0402_1%
0.01U_0402_25V7K
PD2 <46> ACON 3 6
-
1
G
RLS4148_LL34-2 PU8B
1
1000P_0402_50V7K
PR156
PR158
PC111
PR154 LM393DG_SO8
1
1
200K_0402_1%
PC108
0.1U_0603_25V7K
2 1 <46> PRECHG 2 1
2
BATT+
1
PRG++ 2
2
1
PC107
PD1 PR67 PR63
RLS4148_LL34-2 PQ6 68_1206_5% 68_1206_5%
TP0610K-T1-E3_SOT23-3
2
PR65
2
200_0603_5% PQ10
CHGRTCP 1 2 N1 3 1 VS PR153 SSM3K7002F_SC59-3 PR81
1
10K_0402_5% D 47K_0402_5%
2 1 2 2 1
RTCVREF PACIN <46>
1
G
1
1
PC48 S
3
66.5K_0402_1%
PR75 PC57 0.1U_0603_25V7K
1
100K_0402_1% 0.22U_0603_25V7K
2
2
2
PR155
2 +5VALWP
<41> 51_ON# 1 2
PR74
RTC Battery
2
22K_0402_1%
@ PQ17
- +
3
JRTC PR114 DTC115EUA_SC70-3
0_0603_5%
RTCVREF 2 1 2 1 +RTCBATT
1
PR66
PU7 200_0603_5% PD6
PR113 PR112 G920AT24U_SOT89-3 @ MAXEL_ML1220T10 1 2
4
560_0603_5% 560_0603_5% 3.3V +CHGRTC 4
2
1 2 1 2 3 2 N2 RB751V-40TE17_SOD323-2
+CHGRTC OUT IN
SP093MX0000
1
GND
PC106
10U_0805_10V4Z 1 PC47
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DCIN & DETECTOR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 44 of 52
A B C D
A B C D
VL VL
1 1
VL
2
PR162
1
47K_0402_1%
PH2 PC114
MAINPWON <44,47>
PF2 100K_0603_1%_TH11-4H104FT 0.1U_0603_25V7K
1
@ 12A_65V_451012MRL 1 2
1
1 2 VMB
2
PL3 PR166 PR163 PQ39
8
JBATT1 PJ7 SMB3025500YA_2P 13.7K_0402_1% 47K_0402_1% DTC115EUA_SC70-3
1 BATT_S1 2 1 1 2 1 2 3
P
1 2 1 BATT+ +
2 2 O 1 2
3 EC_SMCA @ JUMP_43X118 TM_REF1 2
3 -
G
4 EC_SMDA
4 TS PU9A
5
4
5
1
6 LM393DG_SO8
3
6
0.22U_0603_16V7K
7 PC101 PC26
7
1000P_0402_50V7K
15.4K_0402_1%
8 1000P_0402_50V7K 0.01U_0402_25V7K
2
GND
1
9 PR147 PR148
GND
1
PC116
PR167
100_0402_1% 100_0402_1% 2 1 VL
PC115
@ TYCO_1775768-1
PR164
1
100K_0402_1%
2
PR165
100K_0402_1%
EC_SMB_CK1 <35>
8
2
5
P
EC_SMB_DA1 <35> +
O 7
2 2
6 -
G
1 2 +3VALWP PU9B
PR149 LM393DG_SO8
4
6.49K_0402_1%
1
PR146
10K_0402_1%
2
A/D
BATT_TEMPA <35>
PJ19
2 2 1 1
PJ14 PJ23
@ JUMP_43X39 +3VALWP 2 1 +3VALW 2 1
2 1 2 1
PQ26 @ JUMP_43X118 @ JUMP_43X118
@ TP0610K-T1-E3_SOT23-3 (5A,200mils ,Via NO.= 10)
0.22U_1206_25V7K
0.1U_0603_25V7K
1
@ JUMP_43X118 @ JUMP_43X118
1
3 3
PR120
PC88
PC89
PR115
PJ10
@ 100K_0402_1% PJ6
+VSBP 2 2 1 1 +VSB 1 1 2 2
PR116
1
S PJ17 PJ11
3
1
PC87
@ JUMP_43X79 @ JUMP_43X79
(15A,600mils ,Via NO.=30)
(3000mA,120mils ,Via NO.= 6)
PJ21 PJ18
@
+1.1VSP 1 1 2 2 +1.1VS +VGA_CORE 1 1 2 2 +VCCP
@ JUMP_43X79 @ JUMP_43X79
(3000mA,120mils ,Via NO.= 6)
(2000mA,80mils ,Via NO.= 4)
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
BATTERY CONN / OTP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 45 of 52
A B C D
A B C D E
4
200K_0402_1%
680P_0402_50V7K
2200P_0402_50V7K
0.1U_0603_25V7K
4.7U_1206_25V6K
4.7U_1206_25V6K
0.1U_0603_25V7K
0.015_1206_1%
1
PR121
BATT+
PC56
PR73
47K_0402_1% 1 2
10K_0402_1%
1 2
VIN
1
1
47K_0402_5%
PC163
PC39
PC38
PC37
PC36
2 1 PR139
<35> ADP_I
10K_0402_1%
PR68
PR138
@ 100K_0402_1%
2
PR122 PD8
A/D
PR125
PC92 10K_0402_5% 1SS355TE-17_SOD323-2
0_0402_5%
0.22U_0603_16V7K 1 2
2
3 2
ACOFF <35,44> @
3
PR17
PU1
MB39A126PFV-ER_SSOP24
1
1 -INC2 +INC2 24 PQ30
2 PR126 PC90 PR123 PR124 @DTA144EUA_SC70-3
2
10K_0402_1% 4700P_0402_25V7K 100K_0402_1% 200K_0402_1% 2
1
MB39A126 1 2 1 2 2 1 2 23 1 2
OUTC2 GND VIN
4
3
2
1
1
PQ27
PQ9 DTC115EUA_SC70-3
S
S
S
G
FDS4435BZ_SO8
DTA144EUA_SC70-3 3 22 CS 1 2 PD9
1
+INE2 CS
1
31.6K_0402_1%
PC1 2 1 21SS355TE-17_SOD323-2
1
0.22U_0603_16V7K 2
D
D
D
D
10K_0402_1%
0.01U_0402_25V7K
4 -INE2 VCC 21 1 2 PRECHG <44>
1
D
PR1
PC8
5
6
7
8
1
1
PQ5
PC6
PR12
2 65W: PR1=49.9K 0.1U_0603_25V7K 2 PACIN <44>
3
5 20 PC91 G PQ29
90W: PR1=31.6K
3
ACOK OUT PC13 0.1U_0603_25V7K PQ28 @ DTC115EUA_SC70-3
S
2
3
0.1U_0603_25V7K SSM3K7002F_SC59-3
2
PQ8
LXCHRG
6 19 1 2
3
VREF VH
1
150K_0402_1%
0.22U_0603_16V7K
DTC115EUA_SC70-3
PR78
1
1
D PC9 PL5
7 ACIN XACOK 18
2 PR14 PC14 PR19 ACON 10U_LF919AS-100M-P3_4.5A_20%
2 G 1K_0402_1% 2200P_0402_50V7K 47K_0402_1% ACON <44> 1 2 4 1 2
2
S MB39A1261 2 1 2 8 17 1 2
3
-INE1 RT
1
B340A_SMA2
B340A_SMA2
PQ7 3 2
2
SSM3K7002F_SC59-3 PR198
10U_1206_25V6M
10U_1206_25V6M
9 16 PR135 6.8_1206_5%
+INE1 -INE3
PD14
PD13
PR27 PR18 PC17 @ 0_0402_5% PR150
1
PC103
PC102
IREF 100K_0402_1%
<35> 10K_0402_1% 1500P_0402_50V7K 0.02_1206_1%
1 2
1 2 2 1 10 15 MB39A126
1 2 1 2
1
OUTC1 FB123
1
D PR28
2
100K_0402_1%
0.01U_0402_25V7K
2 33K_0402_1% PC159
1
G 11 14 470P_0402_50V7K
2
SEL CTL
1
PR22
S PQ11 IREF=0.4~2.88V
3
-INC1 +INC1
2
FSTCHG <35>
0_0402_5%
PC16
PC21
2
100K_0402_5%
PR33
10P_0402_50V8J
PD10 RB751V-40TE17_SOD323-2
PR132 1 2
SUSP# <30,35,40,42,49>
PR137
3K_0402_1%
1
<44> PACIN 1 2
PD12 @ RB751V-40TE17_SOD323-2
1 2
EC_ON <35,41>
+3VALWP
<44> ACON
47K_0402_5%
CS
1
1
PR2
PC22
1
47P_0402_50V8J
1 2 VMB
2
3 3
<35,44> ACOFF 2
2
LI-3S :13.5V----BATT-OVP=1.5V
1
CC=3.6A
PQ15 PQ1
BATT-OVP=0.1112*BATT+
3
<35> FSTCHG
2
VMB
1.44/(20*0.02)=3.6A
499K_0402_1% 340K_0402_1%
PQ2
1
DTC115EUA_SC70-3 VS
3
PR34
0.01U_0402_25V7K
Charge voltage
2
3S CC-CV MODE : 12.6V
PC5
1
SEL is L
PR29
2
2
8
PR23
10K_0402_1% 3 Adapter 65W CP Point=2.8A
P
+
VS <35> BATT_OVP 2 1 1 0
G - 2 5V*(10K/(49.9K+10K))=0.835V
105K_0402_1%
A/D
0.01U_0402_25V7K
PU3A 0.835V/(20*0.015)=2.78A
4
1
PR35
LM358DR_SO8
8
PC20
Adapter 90W CP Point=4A
5
P
2
4 + 4
7 5V*(10K/(31.6K+10K))=1.202V
2
0
- 6
G
1.202V/(20*0.015)=4.006A
PU3B
4
LM358DR_SO8
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CHARGER
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS B 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 46 of 52
A B C D E
5 4 3 2 1
ISL6237_B+
ISL6237_B+
B+
PR168
0_0805_5%
2 2 1 1 1 2
1000P_0402_50V7K
470P_0402_50V7K
2200P_0402_50V7K
2200P_0402_50V7K
4.7U_1206_25V6K
4.7U_1206_25V6K
D PJ16 D
1
@ JUMP_43X118
4.7U_1206_25V6K
4.7U_1206_25V6K
1
5
6
7
8
PC149
PC150
PC128
PC130
PC132
2
8
7
6
5
1
PC134
VL
PC131
PC129
2
1U_0402_6.3V6K
2
2
PQ42 PC120
2
AO4466_SO8 0.1U_0603_25V7K
4.7U_0603_6.3V6K
4
1
PC121
4
PC122
1
PQ43 +5VALWP
2
AO4466_SO8
3
2
1
1
2
3
PL10
7
PL11 PC127 2 1
1 2 1U_0402_6.3V6K 4.7UH_PCMC063T-4R7MN_5.5A_20%
LDO
VIN
VCC
+3VALWP 4.7UH_PCMC063T-4R7MN_5.5A_20% 33 19 1 2
TP PVCC
5
6
7
8
1
8
7
6
5
1
DH3 26 15 DH5
UGATE2 UGATE1
0_0402_5%
2
PR171
61.9K_0402_1%
0_0603_5% 0_0603_5% 4
2
PC133 + 4 PC126
2
AO4712_SO8
220U_6.3V_M 0.1U_0603_25V7K
1
1
PR174
OS-CON LX3 25 16 LX5 1
1
3
2
1
PQ40
470P_0402_50V7K 0.1U_0603_25V7K 470P_0402_50V7K + PC135
1
2
3
2
C DL3 23 18 DL5 220U_6.3V_M C
1
LGATE2 LGATE1
2
OS-CON
10K_0402_1%
2
PGND 22
2
PR173
FB3 30 OUT2
10K_0402_1%
PR172
OUT1 10
VL 32
1
@ REFIN2
1
11 FB5
2VREF_ISL6237 FB1
1 2 1 REF
PC119
0.22U_0603_10V7K
BYP 9
8 LDOREFIN
PD16
1 2 SKIP 29 2 1 VL
PR175
RB751V-40TE17_SOD323-2 @ 0_0402_5%
1 2
20 28 PR177
PD7 PR118 NC POK2 0_0402_5%
VS RLZ5.1B_LL34 100K_0402_1%
POK <28,45>
1 2 1 2 4 EN_LDO POK1 13
2
200K_0402_5%
2
PR117
PC86 14 12 ILM1 2 1
B 0.22U_0603_25V7K EN1 ILIM1 PR176 B
301K_0402_1%
1
27 31 ILIM2 2 1
GND
TON
1
EN2 ILIM2
NC
2
2 PR170
@ PR180 PU10 301K_0402_1%
21
VL 0_0402_5% ISL6237IRZ-T_QFN32_5X5
806K_0603_1%
2
1U_0402_6.3V6K
PD17 PR178
1
1
PR181
1 2 0_0402_5%
2VREF_ISL6237 1
2
PR182
@ RB751V-40TE17_SOD323-2 @ 47K_0402_5% PR169
PR179 PC147 0_0402_5%
1
2 1 1 2
<44,45> MAINPWON 2VREF_ISL6237 2
0_0402_5%
1
PC123
0.047U_0402_16V7K PC125
2
@ 0.047U_0402_16V7K
A A
1
PC78 PC77
2
1U_0402_6.3V6K 1U_0402_6.3V6K
+5VALW 2 1 1 2 +5VALW
PR102 PR101
2.2_0603_1% 2.2_0603_1%
1
1 1
PC80
0.1U_0603_25V7K PC67
0.1U_0603_25V7K
2
B+ 2 2 1 1 ISL6228_B+
ISL6228_B+ 2 1 2 1 ISL6228_B+
PJ5 PR103 PR97
@ JUMP_43X118 10_0603_1% 10_0603_1%
2
1
1
PC81 PC70
2
1000P_0402_50V7K PR108 1000P_0402_50V7K PR95
PR105 22K_0402_1% 18.2K_0402_1%
2
PC85 PR111 16.5K_0402_1% +5VALW 2 1
1
1000P_0402_50V7K 3.3K_0402_5% PR185
2 1 1 2 @ 100K_0402_5%
1
1 2 1.5V_PGOOD <8>
PR109 29
PGOOD1
FSET1
VIN1
VCC1
VCC2
VIN2
FSET2
34.8K_0402_1% GND_T
2
1 2 8 28 2 1 +1.5V PR96 PR92 PC66
FB1 PGOOD2 PR186 22K_0402_1% 3.3K_0402_5% 1000P_0402_50V7K
1
PR107 0_0402_5% 2 1 1 2
1
10.5K_0402_1% ISL6228_B+ PC148
@ 0.1U_0402_16V7K
2
9 VO1 FB2 27 2 1
2
PR93 2
4.7U_1206_25V6K
4.7U_1206_25V6K
34.8K_0402_1%
1
1
PC73
PC72
PC84
8
7
6
5
0.022U_0402_25V7K
10 26 1 2
2
PR110 4
10.5K_0402_1% 1.8V_EN 11 25
EN1 PU6 OCSET2
ISL6228_B+
ISL6228HRTZ-T_QFN28_4X4 PR100
1
1
2
3
PL8 0_0402_5%
1 2 LX_1.8V 12 24 1 2 SYSON <35,40,42> PC68
+1.8VP PHASE1 EN2
4.7U_1206_25V6K
4.7U_1206_25V6K
0.022U_0402_25V7K
1
5
6
7
8
1
PC75
PC74
1.8UH_SIL104R-1R8PF_9.5A_30% PC71
8
7
6
5
10U_0805_6.3V6M
1 @ 0.01U_0402_25V7K 1 2
PR194
2
1
2
220U_6.3V_M AO4712_SO8
1 2
PC146
OS-CON 4 PR94
2
2 10.5K_0402_1%
4
PC151 PQ22
470P_0402_50V7K 2 1 2 1BST_1.8V14 22 UG_1.5V AO4466_SO8
2
1
BOOT1 UGATE2
3
2
1
LGATE1
LGATE2
PC82 PR104 LX_1.5V 1 2
PGND1
PGND2
BOOT2
PVCC1
PVCC2
+1.5VP
1
2
3
5
6
7
8
1
PR106 1.8UH_SIL104R-1R8PF_9.5A_30%
0_0402_5% 1
<35,40,42> SYSON 2 1 1.8V_EN PR195
15
16
17
18
19
20
21
4.7_1206_5% + PC117
3 3
220U_6.3V_M
1 2
4
2
OS-CON
+5VALW +5VALW BST_1.5V
1 2 1 2
1
2
PC83 0_0603_5% 0.1U_0402_16V7K 470P_0402_50V7K
2
@ 0.01U_0402_25V7K PQ24
2
3
2
1
PC76 PC79 AO4712_SO8
1
1
1U_0402_6.3V6K 1U_0402_6.3V6K
LG_1.8V LG_1.5V
+1.5V
1
PJ4
1
@ JUMP_43X39
2
PU5
2
PC64
1
4.7U_0603_6.3V6K 3 7 PC65
PR91 VREF NC 1U_0402_6.3V6K
2
1K_0402_1% 4 8
VOUT NC
9
2
4 TP 4
APL5331KAC-TRL_SO8
1
PR89 +0.75VP
1
0_0402_5% D PR90
1 2 2 1K_0402_1% PC63
<42> SYSON#
1
G 0.1U_0402_16V7K
2
1
S PQ20 PC62
Security Classification Compal Secret Data Compal Electronics, Inc.
3
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
1.8V / 1.5V.0.75V
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 48 of 52
A B C D
5 4 3 2 1
PJ2
@ JUMP_43X118
2 2 6268_B+
B+ 1 1
330P_0402_50V7K
330P_0402_50V7K
1800P_0402_50V7K
1000P_0402_50V7K
10U_1206_25V6M
10U_1206_25V6M
1
1
PHASE_1.05V
D D
PC160
PC161
PC162
PC55
PC58
PC155
6268_1.05V UG_1.05V
2
2
PR54
1
1 2 1 2
PR62 PR60
0_0603_5% 10K_0402_1% 2.2_0603_5% PC43 0.1U_0603_25V7K
+5VS
1
BOOT_1.05V
PR49
0_0603_5%
16
15
8
5
6
7
8
PC51
2
@ 0.1U_0402_16V7K 1 2 6268_1.05V PQ19
BOOT
GND
PGOOD
PHASE
UG
D
D
D
D
2
PR50 FDS6294_SO8
4.7_0603_5%
3 VIN PVCC 14 1 2
G
S
S
S
PC33
2.2U_0603_6.3V6K
4
3
2
1
6268_1.05V LG_1.05V PL7
4 VCC LG 13
1UH_PCMB103E-1R0MS_20A_20%
+VGA_CORE
1
1 2 +VGA_COREP
PC46
2.2U_0603_6.3V6K 12
2
PGND
5
6
7
8
5
6
7
8
1
1
PR64
1
+
FDS8672S_SO8
FDS8672S_SO8
0_0402_5%
1 2 5 11 ISEN_1.05V
1 2 PR199 PR57 PC112 PC145
<30,35,40,42,46> SUSP# EN ISEN 10U_0805_6.3V6M
PR52 4.7_1206_5% @ 0_0402_5% 220U_6.3V_M
2
COMP
5.1K_0402_1% 2
FSET
4 4 OS-CON
1 2
1
C C
PQ18
PQ12
VO
FB
1
PC44
@ 0.1U_0402_16V7K PU4
2
10
ISL6268CAZ-T_SSOP16 PC166
3
2
1
3
2
1
2
330P_0402_50V7K
2 1 +VGASENSE
PR55
0_0402_5%
1 2 1 +VCCP
22P_0402_50V8J
PR53
1
PR61 @ 0_0402_5%
1
6800P_0402_25V7K
PC45
49.9K_0402_1%
2
2
PC34 PR58
PR51 0.01U_0402_25V7K 2.8K_0402_1%
2
1
PC49
37.4K_0402_1%
1
2
1
PR59
3K_0402_1%
2
B B
+1.8VS
2
+VGA_CORE +5VS
PJ20
2
@ JUMP_43X79
1
PU12
1
1
GND NC
1
PC137
1
4.7U_0603_6.3V6K 3 7 PC140
PR192 VREF NC 1U_0402_6.3V6K
6
2
VCNTL 1.91K_0402_1%
5 VIN VOUT 3 +VCCPP 4 VOUT NC 8
PR187 9 4
VIN VOUT
1
100K_0402_5% 9
2
TP
1
<30,35,40,42,46> SUSP# 1 2 8 EN
7 2 PR188 PC142 APL5331KAC-TRL_SO8
GND
2
1
1
0.01U_0402_25V7K PR190 +1.1VSP
2
1
PC110 0_0402_5% D PR191
1
1
APL5916-KAC-TRL_SO8 G 0.1U_0402_16V7K
2
1
S PQ44 PC143
2
PR189 PC144 SSM3K7002F_SC59-3 22U_0805_6.3V6M
2
3.65K_0402_1% @ 0.1U_0402_16V7K
2
2
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
VGA_CORE/VCCP/1.1V
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Friday, May 02, 2008 Sheet 49 of 52
5 4 3 2 1
5 4 3 2 1
+5VS
2
<8,28> DPRSLPVR 1 2
<6>
<6>
<6>
<6>
<6>
<6>
<6>
CPU_VID6
CPU_VID5
CPU_VID4
CPU_VID3
CPU_VID2
CPU_VID1
CPU_VID0
PR20 PR142
+CPU_B+
<35>
0_0402_5% PL1
VR_ON
1_0603_5%
<6,8,27> H_DPRSTP# 1 2 HCB4532KF-800T90_1812
PR16 1 2 B+
1
D D
470P_0402_50V7K
2200P_0402_50V7K
470P_0402_50V7K
330P_0402_50V7K
10U_1206_25V6M
10U_1206_25V6M
0_0402_5% 1
680P_0402_50V7K
3300P_0402_50V7K
220U_25V_M
<28> CLK_ENABLE# 1 2 <BOM Structure>
1
PC152
PC32
PC35
PC153
PC158
PC42
PC40
PC168
+
0.022U_0402_16V7K
PR15
1
PC99
PC105
2.2U_0603_6.3V6K
0_0402_5% PC41
PC100
@ 0.01U_0402_25V7K
2
2
2
2
PR193
5
@ 10K_0402_5%
1
1
PR32 0_0402_5%
PR36 0_0402_5%
PR37 0_0402_5%
PR39 0_0402_5%
PR21 0_0402_5%
PR25 0_0402_5%
PR26 0_0402_5%
PR31 0_0402_5%
+3VS 1 2 4
PR9 PQ4
+3VS
1U_0402_6.3V6K
0_0402_5% SI7686DP-T1-E3_SO8
2
2
1.91K_0402_1%
2.2_0603_5% 0.22U_0603_10V7K
1
PC10
PR42 PC28 0.36UH_MPC1040LR36_24A_20%
3
2
1
1
BOOT_CPU1 1 2 1 2 2 1 +CPU_CORE
2
PR8
PR13
5
6
7
8
5
6
7
8
1
10K_0402_1%
3.65K_0402_1%
PL4
PR48
PR45
499_0402_1% PR151 PR44
49
48
47
46
45
44
43
42
41
40
39
38
37
6.8_1206_5% 1_0402_5%
FDS8672S_SO8
FDS8672S_SO8
2
3V3
CLK_EN#
DPRSTP#
VID6
VID5
VID4
VID3
VID2
VID1
VID0
GND
DPRSLPVR
VR_ON
1
PR40
1 2
2
PQ35
PQ36
1 36 4 4 @ 0_0603_5%
<8,28> VGATE PGOOD BOOT1
1 2
<6> H_PSI# 2 35 UGATE_CPU1 PC104 VSUM
PSI# UGATE1 470P_0402_50V7K 1 2
2
PGD_IN 1 2 3 34 PHASE_CPU1 VCC_PRM
3
2
1
3
2
1
PR7 PMON PHASE1 ISEN1 PC27
1 2 @ 0_0402_5% 4 33 0.22U_0603_10V7K
C PR6 RBIAS PGND1 C
VR_TT# 147K_0402_1% 5 32 LGATE_CPU1 +CPU_B+
VR_TT# LGATE1
330P_0402_50V7K
2200P_0402_50V7K
10U_1206_25V6M
10U_1206_25V6M
1 2 1 2 6 NTC PVCC 31
PC169
PR127 PH3
PC167
PC31
PC30
@ 4.22K_0402_1% @ 100K_0603_1%_TH11-4H104FT 7 30 LGATE_CPU2
SOFT LGATE2
1 2
2
PC4 8 PU2 29 4
@ 0.015U_0402_16V7K OCSET ISL6262ACRZ-T_QFN48_7X7 PGND2
1 2 9 28 PHASE_CPU2
PC3 VW PHASE2 PQ3
0.022U_0402_16V7K 10 27 UGATE_CPU2 SI7686DP-T1-E3_SO8 0.36UH_MPC1040LR36_24A_20%
3
2
1
PR5 1 COMP UGATE2
2
13K_0402_1% 11 26 BOOT_CPU2
1 2 1 2 2 1
FB BOOT2 PR43 PL2
1 2
1
PC2 2.2_0603_5% PC29
DROOP
12 FB2 NC 25
5
6
7
8
5
6
7
8
1
VDIFF
ISEN2
ISEN1
VSUM
10K_0402_1%
VSEN
1000P_0402_50V7K 0.22U_0603_10V7K
GND
VDD
RTN
DFB
1
VIN
PR143
3.65K_0402_1%
FDS8672S_SO8
FDS8672S_SO8
PR133 1 PR145
VO
2
6.81K_0402_1% 6.8_1206_5%
1 2 PR144
13
14
15
16
17
18
19
20
21
22
23
24
1 2
PC95 1_0402_5%
2
PQ33
PQ31
PR46
1000P_0402_50V7K 4 4 PR140
2
ISEN1 @ 0_0603_5%
ISEN2 PC98 1 2
2
2
1 2 +5VS 470P_0402_50V7K
1
3
2
1
3
2
1
1
220P_0402_50V7K VCC_PRM
B ISEN2 B
<BOM Structure>
1 2 1 2PC7 1 2 +CPU_B+
PR11 1000P_0402_50V7K PR136
1
255_0402_1%
1 2 10_0603_1%
PR4 PC96
<BOM Structure>1K_0402_1% 0.1U_0603_25V7K
2
<6> VCCSENSE 1 2 1 2
PR128 PC12 VSUM
1
0_0402_5% 0.018U_0603_50V7J
1
PC11 PC15
+CPU_CORE 1 2 0.018U_0603_50V7J 0.018U_0603_50V7J
2
PR129 PR41
2
20_0402_5% 1 2 2.61K_0402_1%
<6> VSSSENSE PR130
2
1
0_0402_5%
11K_0402_1%
1 2PC19
2
PR131 180P_0402_50V8J
20_0402_5% 1 2 1 2 PH1
PR38
1K_0402_1% 4.42K_0402_1%
1
VCC_PRM 1 2
PC23
0.1U_0402_16V7K
PC18 2 1 2 1
0.22U_0603_10V7K PC25
0.22U_0402_6.3V6K
A A
10/17 P49 Add PU11, PC136, PC141, PC142, PC139, PC110, Because need separate +VCCP and +VGA_CORE
PR187, PR188, PR189
10/17 P49 Change PR58 from 2.7k_0402_1% to 2.8k_0402_1% HW request change VGA_CORE from 1.1V to 1.16V
PR59 from 3.24k_0402_1% to 3k_0402_1%.
11/02 P49 Add PU12, PR190, PR191, PR192, PC137, HW request add VCCIO(1.1V) for VGA use.
PC138, PC140, PC143, PC144, PQ44
11/12 P47 Add PD16, PD17 To solve 3/5VALW reboot after remove AC.
11/21 P49 Change PR51 from 44.4k to 37.4k. To change VGA_CORE frequence to 350KHz
12/17 P48 Change PR105 from 16.9k_0402_1% to Adjust 1.5V to 1.549V, 1.8V to 1.8V to 1.865V
16.5k_0402_1%, PR96 from 16.9k_0402_1% to
22k_0402_1%, PR93 from 25.5k_0402_1%
to 34.8k_0402_1%.
12/27 P47, P48, Add PC149, PC150, PC152, PC153, PC155, PC151, For EMI request, to decrease power broadband.
P49, P50 PC154, PC156, PC157, PC158, PR194, PR195,
PR196, PR197
12/31 P49 Change PR58 from 2.8k_0402_1% to 3k_0402_1% For intel request, ES2 NB need adjust VCCP to 1.1V.
PR188 from 1.27k_0402_1% to 1.4k_0402_1%.
02/29 P46 Change PR192 from 1.87k_0402_1% to 1.91k_0402_1%. HW request adjust 1.1V to 1.12V.
02/29 P49 Change PR64 from 0_0402_5% to 100k_0402_1%, HW adjust power sequence.
PC44 to 0.47u.
03/11 P44, 46, 49 Add PC160, PC161, PC162, PC163, PC164, PC165. EMI requesst to solve power broadband.
03/11 P44, 46, 49 Add PC160, PC161, PC162, PC163, PC164, PC165. EMI requesst to solve power broadband.
04/29 P50 Add PC167, PC168, PC169 For EMI request, to decrease power broadband.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power PIR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS LA-4141P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, April 29, 2008 Sheet 51 of 51
5 4 3 2 1
11/14 P16 Unstaff R486, R487, R483, R195, R192, R172, R106, R171, C116 & C183 (unused DACB & DACC)
11/14 P17 Remove R499 (FB commend14)
11/14 P17 Unstaff R87, R90 & C90 (FB_VREF)
11/14 P31 MIC P/N CHANGE FROM CY000000S00 TO CYWM64P0110
11/15 P18 Add pull down 10kohm (single LVDS signal)
11/15 P36 Update U32 for card reader power SW (SA000024X00)
11/22 P32 Add D24 , R526 (add WIMAX_LED# of JP22 JP23 42PIN)
11/22 P32 delete C737,C735,708,705,C682,C681,680 (for 3G issue)
12/05 P23 ADD R636 IN TMDS_B_HPD#
12/11 P8 DELETE R502,R498,RR160 (DELETE DDR2 FUNCTION)
12/11 P11 R186 CHANGE FROM 0603 TO 0805
C 12/11 P28 ADD R638 CONNECT "WOL_EN" TO 3VALW C
5/2 P42 ADD R670,R671,R672 FOR AO4468 VGS ISSUE solution Size Document Number Rev
B <Doc> <RevCode>