Design Guide For The Packaging of High Speed Electronic Circuits
Design Guide For The Packaging of High Speed Electronic Circuits
ASSOCIATION CONNECTING
ELECTRONICS INDUSTRIES ®
IPC
2215 Sanders Road
Northbrook, Illinois
60062-6135
Tel 847 509.9700
Fax 847 509.9798
IPC-2251 November 2003
Table of Contents
1 GENERAL ................................................................... 1 4.4 Component Placement ........................................ 17
1.1 Purpose .................................................................. 1 4.4.1 Crosstalk Management........................................ 17
1.2 Scope ..................................................................... 1 4.4.2 Impedance Control.............................................. 17
1.3 Symbology, Terms and Definitions ..................... 1 4.4.3 Power Distribution .............................................. 18
1.3.1 Symbology ........................................................... 1 4.4.4 Thermal Management ......................................... 18
1.3.2 Terms and Definitions........................................... 2 4.4.5 System Cost......................................................... 18
1.4 Units ...................................................................... 6 5 ELECTRICAL CONSIDERATIONS .......................... 18
iv
November 2003 IPC-2251
5.7.5 Stripline ............................................................... 46 Figure 5-5 Capacitive and Transmission Line Current
Pulses – A) is for a very short line and B)
5.7.6 TTL/MOS Models............................................... 47 is for a long line ............................................... 21
5.8 Signal Attenuation............................................... 47 Figure 5-6 Fourier Transform ............................................ 22
5.8.1 Resistive Losses (Skin Effect) ............................ 47 Figure 5-7 Capacitor Equivalent Circuit ............................ 23
5.8.2 Dielectric Losses ................................................. 48 Figure 5-8 (a) through (m) Typical Impedance
5.8.3 Rise Time Degradation ....................................... 48 Structures......................................................... 27
Figure 5-9 εr and tan δ versus frequency for FR-4........... 28
5.9 Computer Simulation Program ........................... 49
Figure 5-10 Capacitive Loading .......................................... 30
5.9.1 Computer Simulation Models............................. 49
Figure 5-11 Wire Over Reference Plane ............................ 31
5.10 Connectors ......................................................... 49
Figure 5-12 Flat Conductor Surface Microstrip ................... 32
5.10.1 Sensitivity............................................................ 49
Figure 5-13 Flat Conductor Embedded Microstrip .............. 32
5.10.2 Distributed Line Compensations ........................ 49
Figure 5-14 Flat Conductor Centered Stripline ................... 33
5.10.3 Connector Types.................................................. 49 Figure 5-15 Wire Conductor Centered Stripline.................. 33
5.11 EMI Layout Considerations .............................. 49 Figure 5-16 Flat Conductor Dual Stripline
5.11.1 Reasons for Considering EMI Layout ............... 49 (Asymmetrical Signals) .................................... 34
5.11.2 Digital Edge Rates .............................................. 50 Figure 5-17 Wire Conductor Differential
Centered Stripline ............................................ 34
5.11.3 Suggested EMI Layout Practices ....................... 50
Figure 5-18 Flat Conductor Shielded Broadside
6 PERFORMANCE TESTING ...................................... 52 Coupled Differential Stripline ........................... 35
Figure 5-19 Flat Conductor Nonshielded Broadside
6.1 Impedance Testing .............................................. 52
Coupled Differential Stripline ........................... 35
6.1.1 Principle of Impedance Testing Using Figure 5-20 Flat Conductor Shielded Edge Coupled
a TDR .................................................................. 52 Differential Stripline.......................................... 35
6.1.2 Impedance Measuring Test Equipment .............. 52 Figure 5-21 Flat Conductor Shielded Edge Coupled
6.2 Impedance Test Structures and Test Coupons ... 52 Differential Dual Stripline ................................. 35
Figure 5-22 Flat Conductor Edge Coupled Differential
6.2.1 Test Structure Design.......................................... 52
Surface Microstrip............................................ 36
6.2.2 Test Probes and Connections.............................. 53 Figure 5-23 Flat Conductor Edge Coupled Differential
6.2.3 Locating Impedance Test Structures .................. 53 Embedded Microstrip....................................... 36
6.2.4 A Simple Impedance Test Method ..................... 53 Figure 5-24 Net Illustrating Point Discontinuity
Waveforms ....................................................... 37
6.3 Stripline Impedance Test Coupon ...................... 53
Figure 5-25 Addition of Two Pulses Traveling
Opposite Directions ......................................... 37
Appendix A ................................................................. 55
Figure 5-26 Distributed Line................................................ 38
Appendix B ................................................................. 76 Figure 5-27 Lumped Loading .............................................. 39
Figure 5-28 Short Distributively Loaded Cluster ................. 39
Appendix C ................................................................. 80
Figure 5-29 a) Lumped Loaded Transmission Line
Appendix D ................................................................. 82 b) Equivalent Model......................................... 39
Figure 5-30 Waveforms for a Lumped Capacitive Load ..... 39
Figure 5-31 Lumped Transmission Line.............................. 40
Figure 5-32 Radial Loading................................................. 40
Figures Figure 5-33 Example Configuration .................................... 40
Figure 3-1 High-Speed Packaging Design Concept ........... 7 Figure 5-34 Example of Radial Line ................................... 41
Figure 4-1 Schematic of Information, Electrical Power Figure 5-35 Net Configuration............................................. 41
and Enthalpy (Heat) Flows .............................. 16 Figure 5-36 Bus Configuration ............................................ 41
Figure 4-2 Heat Flux vs. Component Area ....................... 16 Figure 5-37 Wired-AND Configuration ................................ 42
Figure 4-3 Component Placement Guideline.................... 17 Figure 5-38 Multiple Reflections In A Transmission
Figure 5-1 DC Distribution Model...................................... 18 Line Between Two TTL Inverters..................... 43
Figure 5-2 DC Power Distribution System (Without Figure 5-39 Equivalent Circuit Example (top) with
Remote Sensing) ............................................. 20 Corresponding Lattice Diagram (bottom) ........ 44
Figure 5-3 Decoupling Impedance Modeling - Power Figure 5-40 Predicted Driver (A) and Load (B)
Supply .............................................................. 20 Waveforms for Figure 5-39.............................. 44
Figure 5-4 Device Decoupling Model................................ 21 Figure 5-41 Induced Crosstalk Voltages ............................. 45
v
IPC-2251 November 2003
vi
November 2003 IPC-2251