SN 74 LVC 3 G 17
SN 74 LVC 3 G 17
SN 74 LVC 3 G 17
SN74LVC3G17
SCES470F – AUGUST 2003 – REVISED AUGUST 2015
• AV Receivers
• Audio Docks: Portable
• Blu-ray® Players and Home Theater
• MP3 Players/Recorders
• Personal Digital Assistants (PDAs)
• Power: Telecom/Server AC/DC Supply: Single
Controller: Analog and Digital
• Solid State Drives (SSDs): Client and Enterprise
• TVs: LCD/Digital and High-Definition (HDTVs)
• Tablets: Enterprise
• Video Analytics: Server
• Wireless Headsets, Keyboards, and Mice
Simplified Schematic
1 7
1A 1Y
3 5
2A 2Y
6 2
3A 3Y
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
SN74LVC3G17
SCES470F – AUGUST 2003 – REVISED AUGUST 2015 www.ti.com
Table of Contents
1 Features .................................................................. 1 8.2 Functional Block Diagram ......................................... 9
2 Applications ........................................................... 1 8.3 Feature Description................................................... 9
3 Description ............................................................. 1 8.4 Device Functional Modes.......................................... 9
4 Revision History..................................................... 2 9 Application and Implementation ........................ 10
9.1 Application Information .......................................... 10
5 Pin Configuration and Functions ......................... 3
9.2 Typical Application .................................................. 10
6 Specifications......................................................... 4
6.1 Absolute Maximum Ratings ..................................... 4 10 Power Supply Recommendations ..................... 11
6.2 ESD Ratings.............................................................. 4 11 Layout................................................................... 11
6.3 Recommended Operating Conditions ...................... 4 11.1 Layout Guidelines ................................................. 11
6.4 Thermal Information .................................................. 5 11.2 Layout Example .................................................... 12
6.5 Electrical Characteristics........................................... 5 12 Device and Documentation Support ................. 13
6.6 Switching Characteristics .......................................... 6 12.1 Documentation Support ........................................ 13
6.7 Operating Characteristics.......................................... 6 12.2 Community Resources.......................................... 13
6.8 Typical Characteristics .............................................. 6 12.3 Trademarks ........................................................... 13
7 Parameter Measurement Information .................. 7 12.4 Electrostatic Discharge Caution ............................ 13
12.5 Glossary ................................................................ 13
8 Detailed Description .............................................. 9
8.1 Overview ................................................................... 9 13 Mechanical, Packaging, and Orderable
Information ........................................................... 13
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Added the Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes,
Application and Implementation section, Power Supply Recommendations section, Layout section, Device and
Documentation Support section, and Mechanical, Packaging, and Orderable Information section....................................... 1
• Moved Tstg to Absolute Maximum Ratings table..................................................................................................................... 4
DCT Package
8-Pin SSOP DCU Package
Top View 8-Pin VSSOP
Top View
1A 1 8 VCC 1A 1 8 VCC
3Y 2 7 1Y 3Y 2 7 1Y
2A 3 6 3A
2A 3 6 3A GND 4 5 2Y
GND 4 5 2Y
YZP Package
8-Pin DSBGA
Bottom View
GND 4 5 2Y
2A 3 6 3A
3Y 2 7 1Y
1A 1 8 VCC
Pin Functions
PIN
TYPE DESCRIPTION
NAME NO.
1A 1 I Input 1
1Y 7 O Output 1
2A 3 I Input 2
2Y 5 O Output 2
3A 6 I Input 3
3Y 2 O Output 3
GND 4 — Ground
VCC 8 — Power Pin
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
VCC Supply voltage –0.5 6.5 V
(2)
VI Input voltage –0.5 6.5 V
VO Voltage applied to any output in the high-impedance or power-off state (2) –0.5 6.5 V
VO Output voltage (2) (3) –0.5 VCC + 0.5 V
IIK Input clamp current VI < 0 –50 mA
IOK Output clamp current VO < 0 –50 mA
IO Continuous output current ±50 mA
Continuous current through VCC or GND ±100 mA
Tstg Storage temperature –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
(3) The value of VCC is provided in the Recommended Operating Conditions table.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
Implications of Slow or Floating CMOS Inputs, SCBA004.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
(2) The package thermal impedance is calculated in accordance with JESD 51-7.
10.00
Max tpd (ns)
5.00
tpd from A to Y
CL= 30 pF or 50 pF
-ðìÙ}íîñÙ
0.00
0.00 1.00 2.00 3.00 4.00 5.00 6.00
Voltage (V) C001
LOAD CIRCUIT
INPUTS
VCC VM VLOAD CL RL VD
VI tr/tf
1.8 V ± 0.15 V VCC £2 ns VCC/2 2 × VCC 15 pF 1 MW 0.15 V
2.5 V ± 0.2 V VCC £2 ns VCC/2 2 × VCC 15 pF 1 MW 0.15 V
3.3 V ± 0.3 V 3V £2.5 ns 1.5 V 6V 15 pF 1 MW 0.3 V
5 V ± 0.5 V VCC £2.5 ns VCC/2 2 × VCC 15 pF 1 MW 0.3 V
VI
Timing Input VM
0V
tW
VI tsu th
VI
Input VM VM Data Input VM VM
0V 0V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PULSE DURATION SETUP AND HOLD TIMES
VI VI
VM VM Output
Input VM VM
Control
0V 0V
tPLH tPHL tPZL tPLZ
VOH Output VLOAD/2
VM VM Waveform 1
Output VM
S1 at VLOAD VOL + VD
VOL VOL
(see Note B)
tPHL tPLH tPZH tPHZ
VOH Output VOH
Waveform 2 VOH – VD
Output VM VM VM
VOL S1 at GND
(see Note B) »0 V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES ENABLE AND DISABLE TIMES
INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING
LOAD CIRCUIT
INPUTS
VCC VM VLOAD CL RL VD
VI tr/tf
1.8 V ± 0.15 V VCC £2 ns VCC/2 2 × VCC 30 pF 1 kW 0.15 V
2.5 V ± 0.2 V VCC £2 ns VCC/2 2 × VCC 30 pF 500 W 0.15 V
3.3 V ± 0.3 V 3V £2.5 ns 1.5 V 6V 50 pF 500 W 0.3 V
5 V ± 0.5 V VCC £2.5 ns VCC/2 2 × VCC 50 pF 500 W 0.3 V
VI
Timing Input VM
0V
tW
VI tsu th
VI
Input VM VM Data Input VM VM
0V 0V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PULSE DURATION SETUP AND HOLD TIMES
VI VI
VM VM Output
Input VM VM
Control
0V 0V
tPLH tPHL tPZL tPLZ
VOH Output VLOAD/2
VM VM Waveform 1
Output VM
S1 at VLOAD VOL + VD
VOL VOL
(see Note B)
tPHL tPLH tPZH tPHZ
VOH Output VOH
Waveform 2 VOH – VD
Output VM VM VM
VOL S1 at GND
(see Note B) »0 V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES ENABLE AND DISABLE TIMES
INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING
8 Detailed Description
8.1 Overview
This triple Schmitt-trigger buffer is designed for 1.65-V to 5.5-V VCC operation. The SN74LVC3G17 device
contains three buffers and performs the Boolean function Y = A. The device functions as three independent
buffers but, because of Schmitt action, it may have different input threshold levels for positive-going (VT+) and
negative-going (VT–) signals. This device is fully specified for partial-power-down applications using Ioff. The Ioff
circuitry disables the outputs, preventing damaging current backflow through the device when it is powered
down. NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the
package.
1 7
1A 1Y
3 5
2A 2Y
6 2
3A 3Y
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
3
Device
60 100
TA = 25°C, VCC = 3 V, TA = 25°C, VCC = 3 V,
40 VIH = 3 V, VIL = 0 V, VIH = 3 V, VIL = 0 V,
All Outputs Switching 80 All Outputs Switching
20
60
0
I OL – mA
I OH – mA
–20 40
–40
20
–60
0
–80
–100 –20
–1 –0.5 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 –0.2 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6
VOH – V VOL – V
Figure 5. Output Current Drive Figure 6. Output Current Drive
vs HIGH-level Output Voltage vs LOW-level Output Voltage
11 Layout
VCC Input
Unused Input Output Unused Input Output
Input
12.3 Trademarks
E2E is a trademark of Texas Instruments.
Blu-ray is a registered trademark of Blu-ray Disc Association.
NanoFree is a trademark of Texas Insturments.
All other trademarks are the property of their respective owners.
12.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 29-Jan-2021
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
SN74LVC3G17DCTR ACTIVE SM8 DCT 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17
(R, Z)
SN74LVC3G17DCTRE4 ACTIVE SM8 DCT 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17
(R, Z)
SN74LVC3G17DCTRG4 ACTIVE SM8 DCT 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17
(R, Z)
SN74LVC3G17DCUR ACTIVE VSSOP DCU 8 3000 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 125 (17, C17J, C17Q, C
17R)
CZ
SN74LVC3G17DCURG4 ACTIVE VSSOP DCU 8 3000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 C17R
SN74LVC3G17YZPR ACTIVE DSBGA YZP 8 3000 RoHS & Green SNAGCU Level-1-260C-UNLIM -40 to 85 C7N
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 29-Jan-2021
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 27-May-2021
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 27-May-2021
Pack Materials-Page 2
PACKAGE OUTLINE
DCU0008A SCALE 6.000
VSSOP - 0.9 mm max height
SMALL OUTLINE PACKAGE
3.2
TYP C
3.0
A
0.1 C
PIN 1 INDEX AREA SEATING
6X 0.5 PLANE
8
1
2X
2.1
1.5
1.9
NOTE 3
4
5
0.25
8X
0.17
2.4
B 0.08 C A B
2.2
NOTE 3
SEE DETAIL A
0.12 0.9
GAGE PLANE 0.6
0.1
0 -6 0.35 0.0
(0.13) TYP
0.20
DETAIL A
A 30
TYPICAL
4225266/A 09/2014
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. Reference JEDEC registration MO-187 variation CA.
www.ti.com
EXAMPLE BOARD LAYOUT
DCU0008A VSSOP - 0.9 mm max height
SMALL OUTLINE PACKAGE
(R0.05) TYP
8X (0.3) 1 8
SYMM
6X (0.5)
4 5
(3.1)
4225266/A 09/2014
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DCU0008A VSSOP - 0.9 mm max height
SMALL OUTLINE PACKAGE
8X (0.85)
SYMM
(R0.05) TYP
8X (0.3) 1 8
SYMM
6X (0.5)
4 5
(3.1)
4225266/A 09/2014
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DCT0008A SCALE 3.500
SSOP - 1.3 mm max height
SMALL OUTLINE PACKAGE
C
4.25
TYP
3.75 SEATING PLANE
A PIN 1 ID
AREA 0.1 C
6X 0.65
8
1
3.15 2X
2.75 1.95
NOTE 3
4
5
0.30
8X
0.15
2.9 0.13 C A B 1.3
B
2.7 1.0
NOTE 4
0.25
GAGE PLANE
0.1
0 -8 0.6 0.0
0.2
DETAIL A
TYPICAL
4220784/C 06/2021
NOTES:
1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
www.ti.com
EXAMPLE BOARD LAYOUT
DCT0008A SSOP - 1.3 mm max height
SMALL OUTLINE PACKAGE
8X (1.1)
SYMM
(R0.05)
1 TYP
8
8X (0.4)
SYMM
6X (0.65)
5
4
(3.8)
4220784/C 06/2021
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DCT0008A SSOP - 1.3 mm max height
SMALL OUTLINE PACKAGE
8X (1.1) SYMM
1
8
8X (0.4)
SYMM
6X (0.65)
5
4
(3.8)
4220784/C 06/2021
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
YZP0008 SCALE 8.000
DSBGA - 0.5 mm max height
DIE SIZE BALL GRID ARRAY
B E A
BALL A1
CORNER
C
0.5 MAX
SEATING PLANE
0.19
0.15 0.05 C
BALL TYP
0.5 TYP
C
SYMM
1.5
TYP
D: Max = 1.919 mm, Min =1.858 mm
B
E: Max = 0.918 mm, Min =0.857 mm
0.5
TYP
A
0.25
8X 1 2
0.21
0.015 C A B
SYMM
4223082/A 07/2016
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
www.ti.com
EXAMPLE BOARD LAYOUT
YZP0008 DSBGA - 0.5 mm max height
DIE SIZE BALL GRID ARRAY
(0.5) TYP
8X ( 0.23)
1 2
(0.5) TYP
B
SYMM
SYMM
( 0.23)
METAL METAL UNDER
SOLDER MASK
NON-SOLDER MASK SOLDER MASK
DEFINED DEFINED
(PREFERRED)
4223082/A 07/2016
NOTES: (continued)
3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.
For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).
www.ti.com
EXAMPLE STENCIL DESIGN
YZP0008 DSBGA - 0.5 mm max height
DIE SIZE BALL GRID ARRAY
(0.5) TYP
8X ( 0.25)
(R0.05) TYP
1 2
(0.5)
TYP
B
SYMM
METAL
TYP
SYMM
4223082/A 07/2016
NOTES: (continued)
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated