Buk7514 55a - Buk7614 55a

Download as pdf or txt
Download as pdf or txt
You are on page 1of 9

Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

GENERAL DESCRIPTION QUICK REFERENCE DATA


N-channel enhancement mode SYMBOL PARAMETER MAX. UNIT
standard level field-effect power
transistor in a plastic envelope VDS Drain-source voltage 55 V
available in TO220AB and SOT404 . ID Drain current (DC) 73 A
Using ’trench’ technology which Ptot Total power dissipation 149 W
features very low on-state Tj Junction temperature 175 ˚C
resistance. It is intended for use in RDS(ON) Drain-source on-state
automotive and general purpose resistance VGS = 10 V 14 mΩ
switching applications.

PINNING

TO220AB & SOT404 PIN CONFIGURATION SYMBOL


PIN DESCRIPTION tab d
mb

1 gate

2 drain
2 g
3 source
1 3 1 2 3

tab/mb drain SOT404 TO220AB


s

LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER CONDITIONS MIN. MAX. UNIT
VDS Drain-source voltage - - 55 V
VDGR Drain-gate voltage RGS = 20 kΩ - 55 V
±VGS Gate-source voltage - - 20 V
ID Drain current (DC) Tmb = 25 ˚C - 73 A
ID Drain current (DC) Tmb = 100 ˚C - 52 A
IDM Drain current (pulse peak value) Tmb = 25 ˚C - 266 A
Ptot Total power dissipation Tmb = 25 ˚C - 166 W
Tstg, Tj Storage & operating temperature - - 55 175 ˚C

THERMAL RESISTANCES
SYMBOL PARAMETER CONDITIONS TYP. MAX. UNIT
Rth j-mb Thermal resistance junction to - - 0.9 K/W
mounting base
Rth j-a Thermal resistance junction to in free air 60 - K/W
ambient(TO220AB)
Rth j-a Thermal resistance junction to Minimum footprint, FR4 50 - K/W
ambient(SOT404) board

July 2000 1 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

STATIC CHARACTERISTICS
Tj= 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V(BR)DSS Drain-source breakdown VGS = 0 V; ID = 0.25 mA; 55 - - V
voltage Tj = -55˚C 50 - - V
VGS(TO) Gate threshold voltage VDS = VGS; ID = 1 mA 2 3 4 V
Tj = 175˚C 1 - - V
Tj = -55˚C - - 4.4 V
IDSS Zero gate voltage drain current VDS = 55 V; VGS = 0 V; - 0.05 10 µA
Tj = 175˚C - - 500 µA
IGSS Gate source leakage current VGS = ±20 V; VDS = 0 V - 2 100 nA
RDS(ON) Drain-source on-state VGS = 10 V; ID = 25 A - 12 14 mΩ
resistance Tj = 175˚C - - 28 mΩ

DYNAMIC CHARACTERISTICS
Tmb = 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
Ciss Input capacitance VGS = 0 V; VDS = 25 V; f = 1 MHz - 1848 2464 pF
Coss Output capacitance - 421 506 pF
Crss Feedback capacitance - 231 317 pF
td on Turn-on delay time VDD = 30 V; Rload =1.2Ω; - 17 26 ns
tr Turn-on rise time VGS = 5 V; RG = 10 Ω - 79 119 ns
td off Turn-off delay time - 57 80 ns
tf Turn-off fall time - 51 71 ns
Ld Internal drain inductance Measured from drain lead 6 mm - 4.5 - nH
from package to centre of die
Ld Internal drain inductance Measured from contact screw on - 3.5 - nH
tab to centre of die(TO220AB)
Ld Internal drain inductance Measured from upper edge of drain - 2.5 - nH
tab to centre of die(SOT404)
Ls Internal source inductance Measured from source lead to - 7.5 - nH
source bond pad

REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS


Tj = 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
IDR Continuous reverse drain - - 73 A
current
IDRM Pulsed reverse drain current - - 266 A
VSD Diode forward voltage IF = 25 A; VGS = 0 V - 0.85 1.2 V
IF = 73 A; VGS = 0 V - 1.1 - V
trr Reverse recovery time IF = 73 A; -dIF/dt = 100 A/µs; - 54 - ns
Qrr Reverse recovery charge VGS = -10 V; VR = 30 V - 0.12 - µC

July 2000 2 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

AVALANCHE LIMITING VALUE


SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
W DSS
1
Drain-source non-repetitive ID = 50 A; VDD ≤ 25 V; - - 125 mJ
unclamped inductive turn-off VGS = 5 V; RGS = 50 Ω; Tmb = 25 ˚C
energy

PD% Normalised Power Derating


120
1000
110
100 ID/A
RDS(ON)=VSD/ID tp=
90
1us
80 100
10us
70
60 100us

50
DC 1ms
40 10

30 10ms
20 100ms

10
1
0 1 10 100
0 20 40 60 80 100 120 140 160 180 VSD/V
Tmb / C

Fig.1. Normalised power dissipation. Fig.3. Safe operating area. Tmb = 25 ˚C


PD% = 100⋅PD/PD 25 ˚C = f(Tmb) ID & IDM = f(VDS); IDM single pulse; parameter tp

ID% Normalised Current Derating Zth/(K/W)


120 1
110
0.5
100
90 0.2
80 0.1
0.1
70
0.05
60
50 0.02

40 0.01
30 0

20
10
0 0.001
0 20 40 60 80 100 120 140 160 180 1E-07 1E-05 1E-03 1E-01 1E+01
Tmb / C t/s

Fig.2. Normalised continuous drain current. Fig.4. Transient thermal impedance.


ID% = 100⋅ID/ID 25 ˚C = f(Tmb); conditions: VGS ≥ 5 V Zth j-mb = f(t); parameter D = tp/T

1 For maximum permissible repetitive avalanche current see fig.18.

July 2000 3 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

200 100
20.0 15.0 VGS/V =
180 10.0 ID/A 90
ID/A 9.5
160 80
9.0
140 70
8.5
120 60
8.0
100 7.5 50
80 7.0 40
60 6.5 30
6.0
40 20 o
5.5 Tj/C= 175 C
20 5.0 10 o
25 C
4.5
0 0
0 2 4 6 8 10 0 2 4 6 8 10
VDS/V VGS/V

Fig.5. Typical output characteristics, Tj = 25 ˚C. Fig.8. Typical transfer characteristics.


ID = f(VDS); parameter VGS ID = f(VGS) ; conditions: VDS = 25 V; parameter Tj

RDS(ON)/mOhm 30
30 5.5
6.0 gfs/S
28
25
26
24 20
22
15
20
6.5
18
7.0 10
16
7.5
14 8.0 5
10.0
12
10 0
5 10 15 20 25 30 35 40 45 50 0 20 40 60 80 100
ID/A ID/A

Fig.6. Typical on-state resistance, Tj = 25 ˚C. Fig.9. Typical transconductance, Tj = 25 ˚C.


RDS(ON) = f(ID); parameter VGS gfs = f(ID); conditions: VDS = 25 V

RDS(ON) Ohm a 30V TrenchMOS


17 2

15

1.5
13

11
1

0.5
7

5
0
6 8 10 12 14 16 18 20 -100 -50 0 50 100 150 200
VGS/V Tj / C

Fig.7. Typical on-state resistance, Tj = 25 ˚C. Fig.10. Normalised drain-source on-state resistance.
RDS(ON) = f(VGS); conditions: ID = 25 A; a = RDS(ON)/RDS(ON)25 ˚C = f(Tj); ID = 25 A; VGS = 5 V

July 2000 4 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

VGS(TO) / V BUK759-60 10
5 VGS / V VDS = 14V
9
max. VDS = 44V

4 8
7
typ.
3 6
5
min.
2 4
3

1 2
1

0 0
-100 -50 0 50 100 150 200 0 10 20 30 40 50
Tj / C QG / nC

Fig.11. Gate threshold voltage. Fig.14. Typical turn-on gate-charge characteristics.


VGS(TO) = f(Tj); conditions: ID = 1 mA; VDS = VGS VGS = f(QG); conditions: ID = 50 A; parameter VDS

Sub-Threshold Conduction [PICTURE]


1E-01
Fig.15. Typical reverse diode current.
IF = f(VSDS); conditions: VGS = 0 V; parameter Tj
1E-02

2% typ 98% WDSS%


1E-03 120
110
100
1E-04
90
80
1E-05 70
60
50
1E-06
0 1 2 3 4 5 40
30
Fig.12. Sub-threshold drain current. 20
ID = f(VGS); conditions: Tj = 25 ˚C; VDS = VGS 10
0
20 40 60 80 100 120 140 160 180
Tmb / C

4
Capacitance / nF Fig.16. Normalised avalanche energy rating.
WDSS% = f(Tmb); conditions: ID = 75 A
3

2
Ciss
2

1
Coss
Crss
0
0.01 0.1 1 10 100
VDS/V

Fig.13. Typical capacitances, Ciss, Coss, Crss.


C = f(VDS); conditions: VGS = 0 V; f = 1 MHz

July 2000 5 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

VDD VDD
+ +
L RD

VDS VDS

VGS
- VGS
-
-ID/100
RG
0 T.U.T. 0 T.U.T.

R 01
RGS
shunt

Fig.17. Avalanche energy test circuit. Fig.19. Switching test circuit.


WDSS = 0.5 ⋅ LID2 ⋅ BVDSS /(BVDSS − VDD )

100

IAV
o
25 C

o
Tj prior to avalanche 150 C
10

1
0.001 0.01 0.1 1 10
Avalanche Time, t AV (ms)

Fig.18. Maximum permissible repetitive avalanche


current(IAV) versus avalanche time(tAV) for unclamped
inductive loads.

July 2000 6 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

MECHANICAL DATA

Dimensions in mm
4,5
Net Mass: 2 g max
10,3
max
1,3
3,7

2,8 5,9
min

15,8
max

3,0 max
3,0
not tinned
13,5
min
1,3
max 1 2 3
(2x) 0,9 max (3x)
0,6
2,54 2,54 2,4

Fig.20. SOT78 (TO220AB); pin 2 connected to mounting base.

Notes
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent
damage to MOS gate oxide.
2. Refer to mounting instructions for SOT78 (TO220) envelopes.
3. Epoxy meets UL94 V0 at 1/8".

July 2000 7 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

MECHANICAL DATA

Plastic single-ended surface mounted package (Philips version of D2-PAK); 3 leads


(one lead cropped) SOT404

E A1

D1 mounting
base

HD

Lp
1 3

b c

e e Q

0 2.5 5 mm

scale

DIMENSIONS (mm are the original dimensions)


D
UNIT A A1 b c D1 E e Lp HD Q
max.

mm 4.50 1.40 0.85 0.64 11 1.60 10.30 2.54 2.90 15.40 2.60
4.10 1.27 0.60 0.46 1.20 9.70 2.10 14.80 2.20

OUTLINE REFERENCES EUROPEAN


ISSUE DATE
VERSION IEC JEDEC EIAJ PROJECTION

98-12-14
SOT404
99-06-25

Fig.21. SOT404 surface mounting package. Centre pin connected to mounting base.

Notes
1. This product is supplied in anti-static packaging. The gate-source input must be protected against static
discharge during transport or handling.
2. Refer to SMD Footprint Design and Soldering Guidelines, Data Handbook SC18.
3. Epoxy meets UL94 V0 at 1/8".

July 2000 8 Rev 1.000


Philips Semiconductors Product specification

TrenchMOS transistor BUK7514-55A


Standard level FET BUK7614-55A

MOUNTING INSTRUCTIONS

Dimensions in mm 11.5

9.0

17.5

2.0

3.8

5.08

Fig.22. SOT404 : soldering pattern for surface mounting.

DEFINITIONS
Data sheet status
Objective specification This data sheet contains target or goal specifications for product development.
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.
Product specification This data sheet contains final product specifications.
Limiting values
Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and
operation of the device at these or at any other conditions above those given in the Characteristics sections of
this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information
Where application information is given, it is advisory and does not form part of the specification.
 Philips Electronics N.V. 2000
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the
copyright owner.
The information presented in this document does not form part of any quotation or contract, it is believed to be
accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any
consequence of its use. Publication thereof does not convey nor imply any license under patent or other
industrial or intellectual property rights.

LIFE SUPPORT APPLICATIONS


These products are not designed for use in life support appliances, devices or systems where malfunction of these
products can be reasonably expected to result in personal injury. Philips customers using or selling these products
for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting
from such improper use or sale.

July 2000 9 Rev 1.000

You might also like

pFad - Phonifier reborn

Pfad - The Proxy pFad of © 2024 Garber Painting. All rights reserved.

Note: This service is not intended for secure transactions such as banking, social media, email, or purchasing. Use at your own risk. We assume no liability whatsoever for broken pages.


Alternative Proxies:

Alternative Proxy

pFad Proxy

pFad v3 Proxy

pFad v4 Proxy