MSP430C11x1, MSP430F11x1A Mixed Signal Microcontroller: Description
MSP430C11x1, MSP430F11x1A Mixed Signal Microcontroller: Description
MSP430C11x1, MSP430F11x1A Mixed Signal Microcontroller: Description
D D D
D D
description
The Texas Instruments MSP430 family of ultralow-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 6 s. The MSP430x11x1(A) series is an ultralow-power mixed signal microcontroller with a built-in 16-bit timer, versatile analog comparator and fourteen I/O pins. Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system. Stand alone radio frequency (RF) sensor front end is another area of application. The I/O port inputs provide single slope A/D conversion capability on resistive sensors.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. These devices have limited built-in ESD protection.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
AVAILABLE OPTIONS PACKAGED DEVICES TA PLASTIC 20-PIN SOWB (DW) MSP430C1101IDW MSP430C1111IDW MSP430C1121IDW MSP430F1101AIDW MSP430F1111AIDW MSP430F1121AIDW PLASTIC 20-PIN TSSOP (PW) MSP430C1101IPW MSP430C1111IPW MSP430C1121IPW MSP430F1101AIPW MSP430F1111AIPW MSP430F1121AIPW PLASTIC 20-PIN TVSOP (DGV) MSP430F1101AIDGV MSP430F1111AIDGV MSP430F1121AIDGV PLASTIC 24-PIN QFN (RGE) MSP430C1101IRGE MSP430C1111IRGE MSP430C1121IRGE MSP430F1101AIRGE MSP430F1111AIRGE MSP430F1121AIRGE
TEST VCC P2.5/Rosc VSS XOUT XIN RST/NMI P2.0/ACLK P2.1/INCLK P2.2/CAOUT/TA0
P1.7/TA2/TDO/TDI P1.6/TA1/TDI/TCLK P1.5/TA0/TMS P1.4/SMCLK/TCK P1.3/TA2 P1.2/TA1 P1.1/TA0 P1.0/TACLK P2.4/CA1/TA2 P2.3/CA0/TA1
1 23 22 21 20 2 3 4 5 6 8 9 10 11
Note: NC pins not internally connected Power Pad connection to VSS recommended
8 ROSC Oscillator System Clock ACLK SMCLK 2KB 1KB MCLK Test JTAG Emulation Module (F versions only) CPU Incl. 16 Reg. MAB, 4 Bit MCB Flash/ROM 4KB RAM 256B 128B 128B POR I/O Port 1 8 I/Os, with Interrupt Capability
Bus Conv
TEST
Timer_A3 3 CC Reg
Comparator A
Terminal Functions
TERMINAL NO. NAME P1.0/TACLK P1.1/TA0 P1.2/TA1 P1.3/TA2 P1.4/SMCLK/TCK P1.5/TA0/TMS P1.6/TA1/TDI/TCLK P1.7/TA2/TDO/TDI P2.0/ACLK P2.1/INCLK P2.2/CAOUT/TA0 P2.3/CA0/TA1 P2.4/CA1/TA2 P2.5/ROSC RST/NMI TEST VCC VSS XIN XOUT QFN Pad
I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I I
DESCRIPTION
General-purpose digital I/O pin/Timer_A, clock signal TACLK input General-purpose digital I/O pin/Timer_A, capture: CCI0A input, compare: Out0 output/BSL transmit General-purpose digital I/O pin/Timer_A, capture: CCI1A input, compare: Out1 output General-purpose digital I/O pin/Timer_A, capture: CCI2A input, compare: Out2 output General-purpose digital I/O pin/SMCLK signal output/test clock, input terminal for device programming and test General-purpose digital I/O pin/Timer_A, compare: Out0 output/test mode select, input terminal for device programming and test General-purpose digital I/O pin/Timer_A, compare: Out1 output/test data input or test clock input General-purpose digital I/O pin/Timer_A, compare: Out2 output/test data output terminal or data input during programming General-purpose digital I/O pin/ACLK output General-purpose digital I/O pin/Timer_A, clock signal at INCLK General-purpose digital I/O pin/Timer_A, capture: CCI0B input/ comparator_A, output/BSL receive General-purpose digital I/O pin/Timer_A, compare: Out1 output/ comparator_A, input General-purpose digital I/O pin/Timer_A, compare: Out2 output/ comparator_A, input General-purpose digital I/O pin/input for external resistor that defines the DCO nominal frequency Reset or nonmaskable interrupt input Selects test mode for JTAG pins on Port1. The device protection fuse is connected to TEST. Supply voltage Ground reference
I O NA
Input terminal of crystal oscillator Output terminal of crystal oscillator QFN package pad connection to VSS recommended.
short-form description
CPU The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand. The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers. Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions. instruction set The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 1 shows examples of the three types of instruction formats; Table 2 shows the address modes.
Program Counter Stack Pointer Status Register Constant Generator General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register General-Purpose Register PC/R0 SP/R1 SR/CG1/R2 CG2/R3 R4 R5 R6 R7 R8 R9 R10 R11 R12 R13 R14 R15
operating modes The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program. The following six operating modes can be configured by software:
interrupt vector addresses The interrupt vectors and the power-up starting address are located in the address range of 0FFFFh to 0FFE0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.
INTERRUPT SOURCE Power-up External reset Watchdog Flash Memory NMI Oscillator fault Flash memory access violation INTERRUPT FLAG WDTIFG KEYV (see Note 1) NMIIFG OFIFG ACCVIFG (see Notes 1 and 4) SYSTEM INTERRUPT WORD ADDRESS PRIORITY
Reset
0FFFEh
15, highest
0FFFCh
14
0FFFAh 0FFF8h Comparator_A Watchdog Timer Timer_A3 Timer_A3 CAIFG WDTIFG TACCR0 CCIFG (see Note 2) TACCR1 CCIFG. TACCR2 CCIFG TAIFG (see Notes 1 and 2) maskable maskable maskable maskable 0FFF6h 0FFF4h 0FFF2h 0FFF0h 0FFEEh 0FFECh 0FFEAh 0FFE8h I/O Port P2 (eight flags; see Note 3) I/O Port P1 (eight flags) P2IFG.0 to P2IFG.7 (see Notes 1 and 2) P1IFG.0 to P1IFG.7 (see Notes 1 and 2) maskable maskable 0FFE6h 0FFE4h 0FFE2h 0FFE0h NOTES: 1. 2. 3. 4.
13 12 11 10 9 8 7 6 5 4 3 2 1 0, lowest
Multiple source flags Interrupt flags are located in the module There are eight Port P2 interrupt flags, but only six Port P2 I/O pins (P2.05) implemented on the C11x1 and F11x1A devices. (non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. Nonmaskable: neither the individual nor the general interrupt-enable bit will disable an interrupt event.
Watchdog timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is configured in interval timer mode. Oscillator fault enable (Non)maskable interrupt enable Flash access violation interrupt enable
7 6 5 4 3 2 1 0
Set on watchdog timer overflow (in watchdog mode) or security key violation. Reset on VCC power up or a reset condition at RST/NMI pin in reset mode. Flag set on oscillator fault Set via RST/NMI pin
7 6 5 4 3 2 1 0
Legend
Bit can be read and written. Bit can be read and written. It is Reset or Set by PUC. Bit can be read and written. It is Reset or Set by POR. SFR bit is not present in device
memory organization
MSP430C1101 Memory Main: interrupt vector Main: code memory Information memory Boot memory RAM Peripherals Size ROM ROM Size Flash Size ROM Size 16-bit 8-bit 8-bit SFR 1KB ROM 0FFFFh0FFE0h 0FFFFh0FC00h Not applicable Not applicable 128 Byte 027Fh 0200h 01FFh 0100h 0FFh 010h 0Fh 00h MSP430C1111 2KB ROM 0FFFFh0FFE0h 0FFFFh0F800h Not applicable Not applicable 128 Byte 027Fh 0200h 01FFh 0100h 0FFh 010h 0Fh 00h MSP430C1121 4KB ROM 0FFFFh0FFE0h 0FFFFh0F000h Not applicable Not applicable 256 Byte 02FFh 0200h 01FFh 0100h 0FFh 010h 0Fh 00h
MSP430F1101A Memory Main: interrupt vector Main: code memory Information memory Boot memory RAM Peripherals Size Flash Flash Size Flash Size ROM Size 16-bit 8-bit 8-bit SFR 1KB Flash 0FFFFh0FFE0h 0FFFFh0FC00h 128 Byte 010FFh 01080h 1KB 0FFFh 0C00h 128 Byte 027Fh 0200h 01FFh 0100h 0FFh 010h 0Fh 00h
MSP430F1111A 2KB Flash 0FFFFh0FFE0h 0FFFFh0F800h 256 Byte 010FFh 01000h 1KB 0FFFh 0C00h 128 Byte 027Fh 0200h 01FFh 0100h 0FFh 010h 0Fh 00h
MSP430F1121A 4KB Flash 0FFFFh0FFE0h 0FFFFh0F000h 256 Byte 010FFh 01000h 1KB 0FFFh 0C00h 256 Byte 02FFh 0200h 01FFh 0100h 0FFh 010h 0Fh 00h
flash memory
The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:
D Flash memory has n segments of main memory and two segments of information memory (A and B) of
128 bytes each. Each segment in main memory is 512 bytes in size.
D Segments 0 to n may be erased in one step, or each segment may be individually erased. D Segments A and B can be erased individually, or as a group with segments 0 to n.
Segments A and B are also called information memory.
D New devices may have some bytes programmed in the information memory (needed for test during
manufacturing). The user should perform an erase of the information memory prior to the first use.
0FFFFh 0FE00h 0FDFFh 0FC00h 0FBFFh 0FA00h 0F9FFh 0F800h 0F7FFh 0F600h 0F5FFh 0F400h 0F3FFh 0F200h 0F1FFh 0F000h 010FFh 01080h 0107Fh 01000h Segment0 w/ Interrupt Vectors Segment1 Segment2 Segment3 Flash Main Memory Segment4 Segment5 Segment6 Segment7 SegmentA SegmentB
Information Memory
10
peripherals
Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the MSP430x1xx Family Users Guide, literature number SLAU049.
D Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal or a high-frequency crystal D Main clock (MCLK), the system clock used by the CPU D Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules
digital I/O
There are two 8-bit I/O ports implementedports P1 and P2 (only six P2 I/O signals are available on external pins):
D D D D
All individual I/O bits are independently programmable. Any combination of input, output, and interrupt conditions is possible. Edge-selectable interrupt input capability for all the eight bits of port P1 and six bits of port P2. Read/write access to port-control registers is supported by all instructions.
NOTE: Only six bits of port P2 (P2.0 to P2.5) are available on external pins, but all control and data bits for port P2 are implemented.
Comparator_A
The primary function of the Comparator_A module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.
11
Timer_A3
Timer_A3 is a 16-bit timer/counter with three capture/compare registers. Timer_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
TIMER_A3 SIGNAL CONNECTIONS INPUT PIN NUMBER DW, PW, DGV 13 - P1.0 RGE 13 - P1.0 DEVICE INPUT SIGNAL TACLK ACLK SMCLK 9 - P2.1 14 - P1.1 10 - P2.2 7 - P2.1 14 - P1.1 8 - P2.2 INCLK TA0 TA0 VSS VCC 15 - P1.2 15 - P1.2 TA1 CAOUT (internal) VSS VCC 16 - P1.3 16 - P1.3 TA2 ACLK (internal) VSS VCC MODULE INPUT NAME TACLK ACLK SMCLK INCLK CCI0A CCI0B GND VCC CCI1A CCI1B GND VCC CCI2A CCI2B GND VCC CCR2 TA2 12 - P2.4 16 - P1.3 20 - P1.7 11 - P2.4 16 - P1.3 21 - P1.7 CCR1 TA1 11 - P2.3 15 - P1.2 19 - P1.6 10 - P2.3 15 - P1.2 20 - P1.6 CCR0 TA0 14 - P1.1 18 - P1.5 14 - P1.1 18 - P1.5 Timer NA MODULE BLOCK MODULE OUTPUT SIGNAL OUTPUT PIN NUMBER DW, PW, DGV RGE
12
Flash Memory
Watchdog
Basic Clock
Port P2
Port P1
Special Function
13
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE: All voltages referenced to VSS. The JTAG fuse-blow voltage, VFB, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.
NOTES: 1. In LF mode, the LFXT1 oscillator requires a watch crystal. A 5.1M resistor from XOUT to VSS is recommended when VCC < 2.5 V. In XT1 mode, the LFXT1 and XT2 oscillators accept a ceramic resonator or crystal up to 4.15MHz at VCC 2.2 V. In XT1 mode, the LFXT1 and XT2 oscillators accept a ceramic resonator or crystal up to 8 MHz at VCC 2.8 V. 2. In LF mode, the LFXT1 oscillator requires a watch crystal. In XT1 mode, LFXT1 accepts a ceramic resonator or a crystal.
fSYSTEM (MHz) 8.0 MHz Supply voltage range, x11x1(A), during program execution
4.15 MHz
1.8 V
NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum VCC of 2.7 V.
14
3.6 V
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)
supply current (into VCC) excluding external current
PARAMETER TEST CONDITIONS TA = 40C to 85C, f(MCLK) = f(SMCLK) = 1 MHz, MHz f(ACLK) = 32,768 Hz TA = 40C to 85 C, 40 C 85C, f(MCLK) = f(SMCLK) = f(ACLK) = 4096 Hz I(AM) Active mode TA = 40C to 85C, fMCLK = f(SMCLK) = 1 MHz, f(ACLK) = 32,768 Hz, Program executes in flash TA = 40C to 85C, Program executes in flash f(MCLK) = f(SMCLK) = f(ACLK) = 4096 Hz C11x1 I(CPUOff) Low power Low-power mode (LPM0) F11x1A TA = 40C to 85C, f(MCLK) = 0, f(SMCLK) = 1 MHz, 0 MHz f(ACLK) = 32,768 Hz TA = 40C to 85C, f(MCLK) = 0, f(SMCLK) = 1 MHz, 0 MHz f(ACLK) = 32,768 Hz TA = 40C to 85C, f(MCLK) = f(SMCLK) = 0 MHz MHz, f(ACLK) = 32,768 Hz, SCG0 = 0 TA = 40C to 85C, f(MCLK) = f(SMCLK) = 0 MHz MHz, f(ACLK) = 32,768 Hz, SCG0 = 1 TA = 40C TA = 25C F11x1A TA = 85C TA = 40C TA = 25C TA = 85C TA = 40C C11x1 I(LPM4) Low power Low-power mode (LPM4) F11x1A TA = 25C TA = 85C TA = 40C TA = 25C TA = 85C NOTE: All inputs are tied to 0 V or VCC. Outputs do not source or sink any current. f(MCLK) = 0 MHz, f(SMCLK) = 0 MHz, MHz f(ACLK) = 0 Hz, SCG0 = 1 2.2 V/3 V 2.2 V/3 V f(MCLK) = 0 MHz, MHz f(SMCLK) = 0 MHz, f(ACLK) = 32,768 Hz, SCG0 = 1 2.2 V VCC 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V MIN TYP 160 240 1.3 2.5 200 300 3 11 30 51 32 55 11 17 1.2 2 0.8 0.7 1.6 1.8 3V 1.6 2.3 0.1 0.1 0.4 0.1 0.1 0.8 MAX 200 300 2 3.2 250 350 5 18 40 60 45 70 14 22 1.7 2.7 1.2 1 2.3 2.2 1.9 3.4 0.5 0.5 0.8 0.5 0.5 1.9 A A A A A UNIT
C11x1
F11x1A
I(LPM2)
C11x1
I(LPM3)
current consumption of active mode versus system frequency, C version, F version IAM = IAM[1 MHz] fsystem [MHz] current consumption of active mode versus supply voltage, C version IAM = IAM[3 V] + 105 A/V (VCC3 V) current consumption of active mode versus supply voltage, F version IAM = IAM[3 V] + 120 A/V (VCC3 V)
15
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
Schmitt-trigger inputs Ports P1 (P1.0 to P1.7) and P2 (P2.0 to P2.5)
PARAMETER VIT+ VIT Vhys Positive-going Positive going input threshold voltage Negative-going Negative going input threshold voltage Input voltage hysteresis (VIT+ VIT) VCC 2.2 V 3V 2.2 V 3V 2.2 V 3V MIN 1.1 1.5 0.4 0.9 0.3 0.5 TYP MAX 1.5 1.9 0.9 1.3 1.1 1 V V V UNIT
MHz
NOTES: 1. The external signal sets the interrupt flag every time the minimum t(int) cycle and time parameters are met. It may be set even with trigger signals shorter than t(int). Both the cycle and timing specifications must be met to ensure the flag is set. t(int) is measured in MCLK cycles.
leakage current
PARAMETER TEST CONDITIONS Port P1: P1.x, 0 7 (see Notes 1 and 2) Ilkg(Px.x) High-impedance High impedance leakage current Port P2: P2.x, 0 5 (see Notes 1 and 2) VCC 2.2 V/3 V 2.2 V/3 V MIN TYP MAX 50 nA 50 UNIT
NOTES: 1. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted. 2. The leakage of the digital port pins is measured individually. The port pin must be selected for input and there must be no optional pullup or pulldown resistor.
16
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
outputs Ports P1 (P1.0 to P1.7) and P2 (P2.0 to P2.5)
PARAMETER High-level output voltage Port 1 and Port 2 (C11x1) Port 1 (F11x1A) I(OHmax) = 6 mA I(OHmax) = 1.5 mA I(OHmax) = 6 mA I(OHmax) = 1 mA VOH High level High-level output voltage Port 2 (F11x1A) I(OHmax) = 3.4 mA I(OHmax) = 1 mA I(OHmax) = 3.4 mA I(OLmax) = 1.5 mA VOL Low-level output voltage Port 1 and Port 2 (C11x1, (C11x1 F11x1A) I(OLmax) = 6 mA I(OLmax) = 1.5 mA I(OLmax) = 6 mA TEST CONDITIONS I(OHmax) = 1.5 mA VOH See Note 1 VCC = 2 2 V 2.2 VCC = 3 V VCC = 2 2 V 2.2 VCC = 3 V VCC = 2 2 V 2.2 VCC = 3 V See Note 2 See Note 1 See Note 2 See Note 3 See Note 3 See Note 3 See Note 3 See Note 1 See Note 2 See Note 1 See Note 2 MIN VCC0.25 VCC0.6 VCC0.25 VCC0.6 VCC0.25 VCC0.6 VCC0.25 VCC0.6 VSS VSS VSS VSS TYP MAX VCC VCC VCC VCC VCC VCC VCC VCC VSS+0.25 VSS+0.6 VSS+0.25 VSS+0.6 V V V UNIT
NOTES: 1. The maximum total current, IOHmax and IOLmax, for all outputs combined, should not exceed 12 mA to hold the maximum voltage drop specified. 2. The maximum total current, IOHmax and IOLmax, for all outputs combined, should not exceed 48 mA to hold the maximum voltage drop specified. 3. One output loaded at a time.
output frequency
PARAMETER fP20 fTAx Output frequency TEST CONDITIONS P2.0/ACLK, CL = 20 pF TA0, TA1, TA2, CL = 20 pF Internal clock source, SMCLK signal applied (see Note 1) fSMCLK = fLFXT1 = fXT1 P1.4/SMCLK, P1 4/SMCLK CL = 20 pF tXdc Duty cycle of O/P frequency P2 0/ACLK P2.0/ACLK, CL = 20 pF tTAdc fSMCLK = fLFXT1 = fLF fSMCLK = fLFXT1/n fSMCLK = fDCOCLK fP20 = fLFXT1 = fXT1 fP20 = fLFXT1 = fLF fP20 = fLFXT1/n 2.2 V/3 V 2.2 V/3 V 2.2 V/3 V 2.2 2 2 V/3 V VCC 2.2 V/3 V 2.2 V/3 V dc 40% 35% 50% 15 ns 50% 15 ns 40% 30% 50% 0 50 ns 50% 50% MIN TYP MAX fSystem fSystem 60% 65% 50%+ 15 ns 50%+ 15 ns 60% 70% MHz UNIT
NOTE 1: The limits of the system clock MCLK has to be met. MCLK and SMCLK can have different frequencies.
17
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
outputs Ports P1 and P2 (continued)
TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE
16 I OL Typical Low-Level Output Current mA 14 12 10 8 6 4 2 0 0.0 VCC = 2.2 V P1.0 TA = 25C I OL Typical Low-Level Output Current mA 25 VCC = 3 V P1.0 20 TA = 85C TA = 25C
TA = 85C
15
10
0.5
1.0
1.5
2.0
2.5
0 0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
Figure 2
TYPICAL HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE
0 I OH Typical High-Level Output Current mA I OH Typical High-Level Output Current mA 2 4 6 8 10 TA = 85C 12 TA = 25C 14 0.0 0.5 1.0 1.5 2.0 2.5 VCC = 2.2 V P1.0 0 VCC = 3 V P1.0 5
Figure 3
10
15
20
TA = 85C
25
TA = 25C
30 0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
Figure 4
NOTE: One output loaded at a time.
Figure 5
18
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
optional resistors, individually programmable with ROM code (see Note 1)
PARAMETER R(opt1) R(opt2) R(opt3) R(opt4) R(opt5) R(opt6) R(opt7) R(opt8) R(opt9) R(opt10) Resistors, individually programmable with ROM code, all port pins, values applicable for pulldown and pullup VCC = 2.2 V/3 V 22 TEST CONDITIONS MIN 2.5 3.8 7.6 11.5 23 46 70 115 160 205 TYP 5 7.7 15 23 45 90 140 230 320 420 MAX 10 15 31 46 90 180 280 460 640 830 UNIT k k k k k k k k k k
NOTE 1: Optional resistors Roptx for pulldown or pullup are not available in standard flash memory device MSP430F11x1A.
RAM
PARAMETER V(RAMh) CPU halted (see Note 1) MIN 1.6 TYP MAX UNIT V
NOTE 1: This parameter defines the minimum supply voltage VCC when the data in the program memory RAM remains unchanged. No program execution should happen during this supply voltage condition.
19
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
Comparator_A (see Note 1)
PARAMETER I(DD) TEST CONDITIONS CAON=1, CARSEL=0, CAON=1 CARSEL=0 CAREF=0 CAON=1, CARSEL=0, CAREF=1/2/3, CAREF 1/2/3 no load at P2.3/CA0/TA1 and P2.4/CA1/TA2 CAON =1 node PCA0=1, CARSEL=1, CAREF=1, No load at P2.3/CA0/TA1 and P2.4/CA1/TA2 PCA0=1, CARSEL=1, CAREF=2, No load at P2.3/CA0/TA1 and P2.4/CA1/TA2 PCA0=1, CARSEL=1, CAREF=3, P2 3/CA0/TA1 No load at P2.3/CA0/TA1 and P2.4/CA1/TA2, TA = 85C See Note 2 CAON=1 TA = 25 C, Overdrive 10 mV, 25C, Without filter: CAF=0 t(response LH) TA = 25 C, Overdrive 10 mV, 25C, With filter: CAF=1 TA = 25 C, Overdrive 10 mV, 25C, Without filter: CAF=0 t(response HL) TA = 25 C, Overdrive 10 mV, 25C, With filter: CAF=1 VCC = 2.2 V VCC = 3 V VCC = 2.2 V VCC = 3 V VCC = 2.2 V/3 V VCC = 2.2 V/3 V 0 MIN TYP 25 45 30 45 MAX 40 60 50 71 VCC1 0.24 0.25 UNIT A A V
0.23
V(Ref050)
Voltage @ 0.5V V CC
VCC = 2.2 V/3 V VCC = 2.2 V VCC = 3 V VCC = 2.2 V/3 V VCC = 2.2 V/3 V VCC = 2.2 V VCC = 3 V VCC = 2.2 V VCC = 3 V VCC = 2.2 V VCC = 3 V VCC = 2.2 V VCC = 3 V
NOTES: 1. The leakage current for the Comparator_A terminals is identical to Ilkg(Px.x) specification. 2. The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator_A inputs on successive measurements. The two successive measurements are then summed together.
20
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
650 VCC = 3 V V(REFVT) Reference Volts mV V(REFVT) Reference Volts mV 600 Typical 550 600 Typical 550 650 VCC = 2.2 V
500
500
450
450
400 45
25
15
35
55
75
95
400 45
25
15
35
55
75
95
TA Free-Air Temperature C
TA Free-Air Temperature C
CAF
To Internal Modules
V+ V
Overdrive V
VCAOUT
400 mV V+ t(response)
21
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
PUC/POR
PARAMETER t(POR_Delay) Internal time delay to release POR VCC threshold at which POR release delay time begins (see Note 1) VCC threshold required to generate a POR (see Note 2) RST/NMI low time for PUC/POR TA = 40C TA = 25C TA = 85C VCC |dV/dt| 1V/ms Reset is accepted internally VCC = 2.2 V/3 V 1.4 1.1 0.8 0.2 2 TEST CONDITIONS MIN TYP 150 MAX 250 1.8 1.5 1.2 V s V UNIT s
VPOR
V(min) t(reset)
NOTES: 1. VCC rise time dV/dt 1V/ms. 2. When driving VCC low in order to generate a POR condition, VCC should be driven to 200mV or lower with a dV/dt equal to or less than 1V/ms. The corresponding rising VCC must also meet the dV/dt requirement equal to or greater than +1V/ms.
V VCC
V (min)
1.8
22
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
DCO
PARAMETER f(DCO03) f(DCO13) f( CO ) (DCO23) f(DCO33) f(DCO43) f(DCO53) f(DCO63) f(DCO73) TEST CONDITIONS Rsel = 0, DCO = 3, MOD = 0, DCOR = 0, 0 3 0 0 Rsel = 1, DCO = 3, MOD = 0, DCOR = 0, 1 3 0 0 Rsel = 2 DCO = 3 MOD = 0 DCOR = 0 2, 3, 0, 0, Rsel = 3 DCO = 3 MOD = 0 DCOR = 0 3, 3, 0, 0, Rsel = 4 DCO = 3 MOD = 0 DCOR = 0 4, 3, 0, 0, Rsel = 5 DCO = 3 MOD = 0 DCOR = 0 5, 3, 0, 0, Rsel = 6 DCO = 3 MOD = 0 DCOR = 0 6, 3, 0, 0, Rsel = 7 DCO = 3 MOD = 0 DCOR = 0 7, 3, 0, 0, TA = 25C TA = 25C TA = 25C TA = 25C TA = 25C TA = 25C TA = 25C TA = 25C VCC 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V 3V 2.2 V f(DCO77) f(DCO47) S(Rsel) S(DCO) Dt DV Rsel = 7 DCO = 7 MOD = 0 DCOR = 0 7, 7, 0, 0, Rsel = 4 DCO = 7 MOD = 0 DCOR = 0 4, 7, 0, 0, SR = fRsel+1/fRsel SDCO = fDCO+1/fDCO Temperature drift Rsel = 4 DCO = 3 MOD = 0 (see Note 1) drift, 4, 3, Drift with VCC variation, Rsel = 4, DCO = 3, MOD = 0 (see Note 1) TA = 25C TA = 25C 3V 2.2 2 2 V/3 V 2.2 V/3 V 2.2 V/3 V 2.2 V 3V 2.2 V/3 V MIN 0.08 0.08 0.14 0.14 0.22 0.22 0.37 0.37 0.61 0.61 1 1 1.6 1.69 2.4 2.7 4 4.4 fDCO40 x1.7 1.35 1.07 0.31 0.33 0 TYP 0.12 0.13 0.19 0.18 0.30 0.28 0.49 0.47 0.77 0.75 1.2 1.3 1.9 2 2.9 3.2 4.5 4.9 fDCO40 x2.1 1.65 1.12 0.36 0.38 5 MAX 0.15 0.16 0.23 0.22 0.36 0.34 0.59 0.56 0.93 0.9 1.5 1.5 2.2 2.29 3.4 3.65 4.9 5.4 fDCO40 x2.5 2 1.16 0.40 0.43 10 %/C %/V ratio MHz MHz MHz MHz MHz UNIT
MHz
MHz
MHz
MHz
MHz
f(DCOx7)
Max Min
f(DCOx0)
Max Min
2.2 V
VCC
Frequency Variance
1 f DCOCLK
3V
DCO Steps
23
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
main DCO characteristics D Individual devices have a minimum and maximum operation frequency. The specified parameters for f(DCOx0) to f(DCOx7) are valid for all devices. D All ranges selected by Rsel(n) overlap with Rsel(n+1): Rsel0 overlaps Rsel1, ... Rsel6 overlaps Rsel7. D DCO control bits DCO0, DCO1, and DCO2 have a step size as defined by parameter SDCO. D Modulation control bits MOD0 to MOD4 select how often f(DCO+1) is used within the period of 32 DCOCLK cycles. The frequency f(DCO) is used for the remaining cycles. The frequency is an average equal to: f average + DCO when using ROSC (see Note 1)
PARAMETER fDCO, DCO output frequency CO Dt, Temperature drift Dv, Drift with VCC variation TEST CONDITIONS Rsel = 4 DCO = 3 MOD = 0 DCOR = 1 TA = 25C 4, 3, 0, 1, Rsel = 4, DCO = 3, MOD = 0, DCOR = 1 Rsel = 4, DCO = 3, MOD = 0, DCOR = 1 VCC 2.2 V 3V 2.2 V/3 V 2.2 V/3 V MIN TYP 1.815% 1.9515% 0.1 10 MAX UNIT MHz MHz %/C %/V
MOD
NOTES: 1. ROSC = 100k. Metal film resistor, type 0257. 0.6 watt with 1% tolerance and TK = 50ppm/C.
CXIN
Input capacitance
CXOUT
Output capacitance
VIL VIH
NOTES: 1. Requires external capacitors at both terminals. Values are specified by crystal manufacturers. 2. Applies only when using an external logic-level clock source. Not applicable when using a crystal or resonator.
24
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)
flash memory
PARAMETER VCC(PGM/
ERASE)
TEST CONDITIONS
VCC
TYP
Program and erase supply voltage Flash Timing Generator frequency Supply current from VCC during program Supply current from VCC during erase Cumulative program time Cumulative mass erase time Program/erase endurance Data retention duration Word or byte program time Block program time for first byte or word Block program time for each additional byte or word Block program end-sequence wait time Mass erase time Segment erase time See Note 3 See Note 1 See Note 2 TJ = 25C 2.7 V/ 3.6 V 2.7 V/ 3.6 V 2.7 V/ 3.6 V 2.7 V/ 3.6 V
fFTG IPGM IERASE tCPT tCMErase tRetention tWord tBlock, 0 tBlock, 1-63 tBlock, End tMass Erase tSeg Erase
5 7 4
tFTG
NOTES: 1. The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes. 2. The mass erase duration generated by the flash timing generator is at least 11.1ms ( = 5297x1/fFTG,max = 5297x1/476kHz). To achieve the required cumulative mass erase time the Flash Controllers mass erase operation can be repeated until this time is met. (A worst case minimum of 19 cycles are required). 3. These values are hardwired into the Flash Controllers state machine (tFTG = 1/fFTG).
JTAG interface
PARAMETER fTCK RInternal TCK input frequency Internal pulldown resistance on TEST TEST CONDITIONS see Note 1 see Note 2 VCC 2.2 V 3V 2.2 V/ 3 V MIN 0 0 25 60 TYP MAX 5 10 90 UNIT MHz MHz k
NOTES: 1. fTCK may be restricted to meet the timing requirements of the module selected. 2. TEST pull-down resistor implemented in all versions.
NOTES: 1. Once the fuse is blown, no further access to the MSP430 JTAG/Test and emulation (F versions only) features is possible. The JTAG block is switched to bypass mode.
25
P1IES.x P1SEL.x
NOTE: x = Bit/identifier, 0 to 3 for port P1 Direction control from module P1DIR.0 P1DIR.1 P1DIR.2 P1DIR.3
Signal from or to Timer_A NOTES: 1. Optional selection of pullup or pulldown resistors with ROM (masked) versions 2. Fuses for optional pullup and pulldown resistors can only be programmed at the factory (ROM versions only).
26
APPLICATION INFORMATION
Port P1, P1.4 to P1.7, input/output with Schmitt trigger and in-system access features
P1SEL.x P1DIR.x Direction Control From Module P1OUT.x Module X OUT VCC 0 See Note 1 1 See Note 2 0 1 See Note 2 See Note 1 GND TST P1IN.x EN Module X IN D TST P1IRQ.x P1IE.x P1IFG.x Q EN Set Interrupt Flag Interrupt Edge Select P1IES.x P1SEL.x Control By JTAG Fuse 60 k Typical GND Fuse Blow TST Control TEST Bus Keeper Pad Logic P1.4P1.7
P1.6/TDI/TCLK
NOTE: The test pin should be protected from potential EMI and ESD voltage spikes. This may require a smaller external pulldown resistor in some applications. x = Bit identifier, 4 to 7 for port P1 During programming activity and during blowing of the fuse, the pin TDO/TDI is used to apply the test input for JTAG circuitry. Direction control from module P1DIR.4 P1DIR.5 P1DIR.6 P1DIR.7
TST TMS
P1.x
Signal from or to Timer_A NOTES: 1. Optional selection of pullup or pulldown resistors with ROM (masked) versions 2. Fuses for optional pullup and pulldown resistors can only be programmed at the factory (ROM versions only).
27
APPLICATION INFORMATION
Port P2, P2.0 to P2.2, input/output with Schmitt trigger
P2SEL.x P2DIR.x Direction Control From Module P2OUT.x Module X OUT 0 1 0: Input 1: Output Pad Logic See Note 2 P2.0 P2.2 VCC See Note 1
0 1
P2IN.x EN Module X IN P2IRQ.x D CAPD.X P2IE.x P2IFG.x Q EN Set Interrupt Flag Interrupt Edge Select
P2IES.x P2SEL.x
Signal from or to Timer_A NOTES: 1. Optional selection of pullup or pulldown resistors with ROM (masked) versions 2. Fuses for optional pullup and pulldown resistors can only be programmed at the factory (ROM versions only).
28
APPLICATION INFORMATION
Port P2, P2.3 to P2.4, input/output with Schmitt trigger
P2SEL.3 P2DIR.3 Direction Control From Module P2OUT.3 Module X OUT 0 1 0 1 See Note 2 See Note 1 P2IN.3 EN Module X IN P2IRQ.3 D P2IE.3 P2IFG.3 Q EN Set Interrupt Flag Interrupt Edge Select Comparator_A P2IES.3 P2SEL.3 CAF + _ 0V GND VCC 0: Input 1: Output Pad Logic See Note 1 See Note 2 P2.3
Bus Keeper
CCI1B
Bus Keeper
1 0 1 0 Pad Logic 1: Output 0: Input GND See Note 2 See Note 1 P2.4
Signal from Timer_A NOTES: 1. Optional selection of pullup or pulldown resistors with ROM (masked) versions 2. Fuses for optional pullup and pulldown resistors can only be programmed at the factory (ROM versions only).
29
APPLICATION INFORMATION
Port P2, P2.5, input/output with Schmitt trigger and ROSC function for the Basic Clock module
P2SEL.5 0 P2DIR.5 Direction Control From Module P2OUT.5 Module X OUT See Note 2 See Note 1 GND P2IN.5 Bus Keeper 1 See Note 2 0 1 P2.5 VCC 0: Input 1: Output Pad Logic See Note 1
EN Module X IN D
P2IRQ.5
P2IES.5
DCOR CAPD.5
P2SEL.5 NOTE: DCOR: Control bit from Basic Clock Module if it is set, P2.5 Is disconnected from P2.5 pad Direction control from module P2DIR.5
DC Generator
PnSel.x P2Sel.5
PnDIR.x P2DIR.5
PnOUT.x P2OUT.5
PnIN.x P2IN.5
Module X IN unused
PnIE.x P2IE.5
PnIFG.x P2IFG.5
PnIES.x P2IES.5
NOTES: 1. Optional selection of pullup or pulldown resistors with ROM (masked) versions 2. Fuses for optional pullup and pulldown resistors can only be programmed at the factory (ROM versions only).
30
APPLICATION INFORMATION
Port P2, unbonded bits P2.6 and P2.7
P2SEL.x 0 P2DIR.x Direction Control From Module P2OUT.x Module X OUT P2IN.x Node Is Reset With PUC EN Bus Keeper Module X IN D 1 0 1 0: Input 1: Output
P2IRQ.x
PUC
P2IES.x P2SEL.x
NOTE: x = Bit/identifier, 6 to 7 for port P2 without external pins P2Sel.x P2Sel.6 P2Sel.7 P2DIR.x P2DIR.6 P2DIR.7 Direction control from module P2DIR.6 P2DIR.7 P2OUT.x P2OUT.6 P2OUT.7 Module X OUT VSS VSS P2IN.x P2IN.6 P2IN.7 Module X IN unused unused P2IE.x P2IE.6 P2IE.7 P2IFG.x P2IFG.6 P2IFG.7 P2IES.x P2IES.6 P2IES.7
NOTE 1: Unbonded bits 6 and 7 of port P2 can be used as software interrupt flags. The interrupt flags can only be influenced by software. They work then as a software interrupt.
31
ITEST
ITF
32
www.ti.com
3-Dec-2011
PACKAGING INFORMATION
Orderable Device MSP430A003IPWR MSP430C1101 MSP430F1101AIDGV MSP430F1101AIDGVR MSP430F1101AIDW MSP430F1101AIDWR MSP430F1101AIPW MSP430F1101AIPWR MSP430F1101AIRGER MSP430F1101AIRGET MSP430F1101IDW MSP430F1101IDWR MSP430F1101IPW MSP430F1101IPWR MSP430F1111AIDGV MSP430F1111AIDGVR MSP430F1111AIDW Status
(1)
Pins 20
Package Qty
Eco Plan
(2)
(3)
OBSOLETE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE NRND NRND NRND NRND ACTIVE ACTIVE ACTIVE
Green (RoHS & no Sb/Br) TBD 90 2000 25 2000 70 2000 3000 250 25 2000 70 2000 90 2000 25 Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br)
TVSOP TVSOP SOIC SOIC TSSOP TSSOP VQFN VQFN SOIC SOIC TSSOP TSSOP TVSOP TVSOP SOIC
20 20 20 20 20 20 24 24 20 20 20 20 20 20 20
CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-1-260C-UNLIM
Addendum-Page 1
www.ti.com
3-Dec-2011
Orderable Device MSP430F1111AIDWR MSP430F1111AIPW MSP430F1111AIPWR MSP430F1111AIRGER MSP430F1111AIRGET MSP430F1121AIDGV MSP430F1121AIDGVR MSP430F1121AIDW MSP430F1121AIDWR MSP430F1121AIPW MSP430F1121AIPWR MSP430F1121AIRGER MSP430F1121AIRGET MSP430F1121CY MSP430F1121IDW MSP430F1121IDWR MSP430F1121IPW MSP430F1121IPWR
Status
(1)
Package Type Package Drawing SOIC TSSOP TSSOP VQFN VQFN TVSOP TVSOP SOIC SOIC TSSOP TSSOP VQFN VQFN DIESALE SOIC SOIC TSSOP TSSOP DW PW PW RGE RGE DGV DGV DW DW PW PW RGE RGE Y DW DW PW PW
Pins 20 20 20 24 24 20 20 20 20 20 20 24 24 0 20 20 20 20
Package Qty 2000 70 2000 3000 250 90 2000 25 2000 70 2000 3000 250
Eco Plan
(2)
(3)
ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE ACTIVE NRND NRND NRND NRND NRND
Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) TBD Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br) Green (RoHS & no Sb/Br)
CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-1-260C-UNLIM CU NIPDAU Level-2-260C-1 YEAR CU NIPDAU Level-2-260C-1 YEAR Call TI Call TI
25 2000 70 2000
Addendum-Page 2
www.ti.com
3-Dec-2011
(1)
The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 3
Device
Package Package Pins Type Drawing TVSOP SOIC TSSOP SOIC TSSOP TVSOP SOIC TSSOP TVSOP TSSOP DGV DW PW DW PW DGV DW PW DGV PW 20 20 20 20 20 20 20 20 20 20
SPQ
Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) 330.0 330.0 330.0 330.0 330.0 330.0 330.0 330.0 330.0 330.0 12.4 24.4 16.4 24.4 16.4 12.4 24.4 16.4 12.4 16.4 6.9 10.8 6.95 10.8 6.95 6.9 10.8 6.95 6.9 6.95
B0 (mm) 5.6 13.0 7.1 13.0 7.1 5.6 13.0 7.1 5.6 7.1
K0 (mm) 1.6 2.7 1.6 2.7 1.6 1.6 2.7 1.6 1.6 1.6
P1 (mm) 8.0 12.0 8.0 12.0 8.0 8.0 12.0 8.0 8.0 8.0
W Pin1 (mm) Quadrant 12.0 24.0 16.0 24.0 16.0 12.0 24.0 16.0 12.0 16.0 Q1 Q1 Q1 Q1 Q1 Q1 Q1 Q1 Q1 Q1
MSP430F1101AIDGVR MSP430F1101AIDWR MSP430F1101AIPWR MSP430F1101IDWR MSP430F1101IPWR MSP430F1111AIDGVR MSP430F1111AIDWR MSP430F1111AIPWR MSP430F1121AIDGVR MSP430F1121AIPWR
2000 2000 2000 2000 2000 2000 2000 2000 2000 2000
Pack Materials-Page 1
Device MSP430F1101AIDGVR MSP430F1101AIDWR MSP430F1101AIPWR MSP430F1101IDWR MSP430F1101IPWR MSP430F1111AIDGVR MSP430F1111AIDWR MSP430F1111AIPWR MSP430F1121AIDGVR MSP430F1121AIPWR
Package Type TVSOP SOIC TSSOP SOIC TSSOP TVSOP SOIC TSSOP TVSOP TSSOP
Pins 20 20 20 20 20 20 20 20 20 20
SPQ 2000 2000 2000 2000 2000 2000 2000 2000 2000 2000
Length (mm) 346.0 346.0 346.0 346.0 346.0 346.0 346.0 346.0 346.0 346.0
Width (mm) 346.0 346.0 346.0 346.0 346.0 346.0 346.0 346.0 346.0 346.0
Height (mm) 29.0 41.0 33.0 41.0 33.0 29.0 41.0 33.0 29.0 33.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TIs terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TIs standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Audio Amplifiers Data Converters DLP Products DSP Clocks and Timers Interface Logic Power Mgmt Microcontrollers RFID OMAP Mobile Processors Wireless Connectivity www.ti.com/audio amplifier.ti.com dataconverter.ti.com www.dlp.com dsp.ti.com www.ti.com/clocks interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com www.ti.com/omap www.ti.com/wirelessconnectivity TI E2E Community Home Page e2e.ti.com Applications Communications and Telecom www.ti.com/communications Computers and Peripherals Consumer Electronics Energy and Lighting Industrial Medical Security Space, Avionics and Defense Video and Imaging www.ti.com/computers www.ti.com/consumer-apps www.ti.com/energy www.ti.com/industrial www.ti.com/medical www.ti.com/security www.ti.com/space-avionics-defense www.ti.com/video
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright 2011, Texas Instruments Incorporated