Basic Electronics
Basic Electronics
UNIT 1
Semiconductors
Materials that permit flow of electrons are called conductors (e.g.,
gold, silver, copper, etc.).
Materials that block flow of electrons are called insulators (e.g.,
rubber, glass, Teflon, mica, etc.).
Materials whose conductivity falls between those of conductors
and insulators are called semiconductors.
Semiconductors are “part-time” conductors whose conductivity can be
controlled.
There are two types of semiconductors (i) Elemental Semiconductors and
(ii) Compound semiconductors.
Elemental semiconductors are usually Group IV elements of
Periodic Table.
Silicon and Germanium are two very popular elemental
semiconductors. Their atomic numbers are 14 and 32 respectively.
They are tetravalent elements i.e having 4 valence electrons.
Atoms in a pure silicon wafer contains four electrons in outer orbit
(called valence electrons). – Germanium is another semiconductor
material with four valence electrons.
In the crystalline lattice structure of Si, the valence electrons of every Si
atom are locked up in covalent bonds with the valence electrons of four
neighbouring Si atoms. In pure form, Si wafer does not contain any free
charge carriers.
An applied voltage across pure Si wafer does not yield electron flow
through the wafer. A pure Si wafer is said to act as an insulator.
Silicon is the most common material used to build
semiconductor devices.
Si is the main ingredient of sand and it is estimated that a cubic mile
of seawater contains 15,000 tons of Si.
N-Type Semiconductor
Pentavalent impurities such as phosphorus, arsenic, antimony,
and bismuth have 5 valence electrons.
When phosphorus impurity is added to Si, every phosphorus atom’s four
valence electrons are locked up in covalent bond with valence electrons
of four neighbouring Si atoms. However, the 5th valence electron of
phosphorus atom does not find a binding electron and thus remains free
to float.
When a voltage is applied across the silicon-phosphorus mixture, free
electrons migrate toward the positive voltage end.
When phosphorus is added to Si to yield the above effect, we say that Si
is doped with phosphorus. The resulting mixture is called N-type silicon
(N: negative charge carrier silicon).
The pentavalent impurities are referred to as donor impurities.
In an n-type material, the electron is called the majority carrier and
the hole the minority carrier.
P-Type Semiconductor
Trivalent impurities e.g., boron, aluminium, indium, and gallium have
3 valence electrons.
When boron is added to Si, every boron atom’s three valence electrons
are locked up in covalent bond with valence electrons of three
neighbouring Si atoms. However, a vacant spot “hole” is created within
the covalent bond between one boron atom and a neighbouring Si
atom.
The holes are considered to be positive charge carriers. When a voltage
is applied across the silicon-boron mixture, a hole moves toward the
negative voltage end while a neighbouring electron fills in its place.
When boron is added to Si to yield the above effect, we say that Si
is doped with boron. The resulting mixture is called P-type silicon
(P: positive charge carrier silicon).
The trivalent impurities are referred to as acceptor impurities.
No Applied Bias ( VD = 0 V)
At the instant the two materials are “joined” the electrons and the holes
in the region of the junction will combine, resulting in a lack of free
carriers in the region near the junction.
This region of uncovered positive and negative ions is called the
depletion region due to the “depletion” of free carriers in the
region.
Reverse-Bias Condition ( VD = 0 V)
If an external potential of V volts is applied across the p – n junction such
that the positive terminal is connected to the n -type material and the
negative terminal is connected to the p -type material.
The number of uncovered positive ions in the depletion region of the n -
type material will increase due to the large number of free electrons
drawn to the positive potential of the applied voltage. For similar
reasons, the number of uncovered negative ions will increase in the p -
type material.
The net effect is a widening of the depletion region. This widening of
the depletion region will establish too great a barrier for the majority
carriers to overcome, effectively reducing the majority carrier flow to
zero.
Second Approximation:
3rd Approximation:
• When forward voltage is more than 0.7 V, then the diode conducts and the
voltage drop across the diode becomes 0.7 V and it offers resistance Rf (slope of
the current).
The output characteristic and the equivalent circuit is shown
Diode Applications
SERIES DIODE CONFIGURATIONS
If a diode is in the “on” state, one can place a 0.7-V drop across the
element. (E > 0.7V)
By applying KVL in above circuit
VR = E – 0.7V
IR = ID = VR /R
If a diode is in the “off ” state, one can place open circuit across the
element. (E < 0.7V)
IR = ID = 0 & VR = 0V
PARALLEL CONFIGURATION
The methods applied in above Section can be extended to the analysis of
parallel configurations.
through each diode in the same direction as shown in above Fig. Since
For the applied voltage the “pressure” of the source acts to establish a
current the resulting current direction matches that of the arrow in each
diode symbol and the applied voltage is greater than 0.7 V, both
diodes are in the “on” state. The voltage across parallel elements is
always the same and
VO = 0.7 V
I1 = (E – VO)/R = (10 – 0.7)/0.33 = 28.18 mA
RECTIFIERS
Vi = Vm Sinὡt
During positive half cycle, Diode is ON and output voltage i.e.
voltage across load is same as input voltage
Vo = Vi = Vm Sinὡt
Vo = - Vi
During positive half of input Vi , D2 & D3 are On and D1 & D4 are Off
then
Vo = Vi
During negative half of input Vi , D2 & D3 are Off and D1 & D4 are On
Then
Vo = - Vi
CLIPPERS
Clippers are networks that employ diodes to “clip” away a portion of
an input signal without distorting the remaining part of the applied
waveform.
The half-wave rectifier of discussed above is an example of the simplest
form of diode clipper consisting of one resistor and a diode. Depending
on the orientation of the diode, the positive or negative region of the
applied signal is “clipped” off.
There are two general categories of clippers: series and parallel.
The series configuration is defined as one where the diode is in
series with the load, whereas the parallel variety has the diode in a
branch parallel to the load.
Series Clipper
When Vi < V, diode is ON. Replace diode with open circuit equivalent
and apply KVL
Current is zero so Vo = 0
When Vi > 4V, diode is OFF and is replaced by open circuit equivalent
Vo = 0 V
When Vi < 4V, diode is OFF and is replaced by short circuit equivalent
Vo = 4V
During positive half cycle Diode is On, so we start analysis with positive
cycle. Replace Diode with short circuit equivalent and apply KVL to find
Vc (voltage across capacitor) & Vo (Output Voltage)
V – Vc = 0 volt
Vc = V
KVL in other
loop Vo = 0 Volt
Step 3: Assume that during the period when the diode is in the “off” state
the capacitor holds on to its established voltage level.
Step 4: Throughout the analysis, maintain a continual awareness of the
location and defined polarity for v o to ensure that the proper levels are
obtained.
During negative half cycle Diode is off, diode is replaced with open
circuit equivalent. Change the polarity of input V but don’t change
polarity as well as magnitude of Vc ( Voltage across capacitor).
Voltage Doubler
During the positive voltage half cycle across the transformer, secondary
diode D1 conducts (and diode D2 is cut off), charging capacitor C1 up
to the peak rectified voltage ( V m ).
Diode D1 is ideally a short during this half-cycle, and the input voltage
charges capacitor C1 to V m with the polarity shown in Fig below.
Definition:
The LEDs are extensively used in segmental and dot matrix displays of
numeric and alphanumeric characters. The several LEDs are used for
making the single line segment while for making the decimal point
single LED is used.
Construction of LED
The simple transistor can be used for off/on of a LED as shown in the
figure above. The base current IB conducts the transistor, and the
transistor conducts heavily. The resistance RC limits the current of the
LED.
Working of LED
The working of the LED depends on the quantum theory. The quantum
theory states that when the energy of electrons decreases from the
higher level to lower level, it emits energy in the form of photons. The
energy of the photons is equal to the gap between the higher and lower
level
The LED is connected in the forward biased, which allows the current
to flow in the forward direction. The flow of current is because of the
movement of electrons in the opposite direction. The recombination
shows that the electrons move from the conduction band to valence
band and they emit electromagnetic energy in the form of photons. The
energy of photons is equal to the gap between the valence and the
conduction band.
The following are the major advantages of the LED in an electronics display.
1. The LEDs are smaller in size, and they can be stacked together to
form numeric and alphanumeric displays in the high-density
matrix.
2. The intensity of the light output of the LED depends on the
current flowing through it. The intensity of their light can be
controlled smoothly.
3. The LEDs are available which emit light in the different colours
like red, yellow, green and amber.
4. The on and off time or switching time of the LED is less than 1
nanoseconds. Because of this, the LEDs are used for the
dynamic operation.
5. The LEDs are very economical and give the high degree of
reliability because they are manufactured with the same
technology as that of the transistor.
6. The LEDs are operated over a wide range of temperature say 0° –
70°. Also, it is very durable and can withstand shock and
variation.
7. The LEDs have a high efficiency, but they require moderate power
for operation. Typically, the voltage of 1.2V and the current of
20mA is required for full brightness. Therefore, it is used in a
place where less power is available.
Disadvantages of LED
The LED consumes more power as compared to LCD, and their cost is
high. Also, it is not used for making the large display.
Home Work:
Basis for
LED Diode
Comparis
on
Definition The type of diode which It is a semiconductor
when placed in an diode which conducts
electric field emits light. only in one direction.
Symbol
Basis For
LED LCD
Comparis
on
Definition PN-Junction device which It is an optical device
discharge visible lights used for displaying the
when an electrical charge information in the form of
passes through it. text and images.
Photodiode
Principle of Photodiode
Construction of Photodiode
The overall unit is of very small dimension, nearly about 2.5 mm.
Let us now understand the detailed circuit arrangement and working of the
photodiode.
Working of Photodiode
In the photodiode, a very small reverse current flows through the device
that is termed as dark current. It is called so because this current is
totally the result of the flow of minority carriers and is thus flows when
the device is not exposed to radiation
The electrons present in the p side and holes present in n side are the
minority carriers. When a certain reverse-biased voltage is applied then
minority carrier, holes from n- side experiences repulsive force from the
positive potential of the battery.
Due to this movement, a very small reverse current flows through the
device known as dark current.
Now, the junction of the device is illuminated with light. As the light
falls on the surface of the junction, then the temperature of the junction
gets increased. This causes the electron and hole to get separated from
each other.
At the two gets separated then electrons from n side gets attracted
towards the positive potential of the battery. Similarly, holes present in
the p side get attracted to the negative potential of the battery.
This movement then generates high reverse current through the device.
With the rise in the light intensity, more charge carriers are generated
and flow through the device. Thereby, producing a large electric current
through the device.
CHARACTERISTICS OF PHOTODIODE
Here, the vertical line represents the reverse current flowing through the
device and the horizontal line represents the reverse-biased potential.
The first curve represents the dark current that generates due to
minority carriers in the absence of light.
As we can see in the above figure that all the curves show almost equal
spacing in between them. This is so because current proportionally
increases with the luminous flux.
The figure below shows the curve for current versus illumination:
It is noteworthy here that the reverse current does not show a
significant increase with the increase in the reverse potential.
Advantages of Photodiode
Disadvantages of Photodiode
Applications of Photodiode
UNIT 2
Bipolar Junction Transistor
Transistor Construction
The transistor is a three-layer semiconductor device consisting of either
two n - and one p -type layers of material or two p - and one n -type
layers of material. The former is called an npn transistor , and the latter is
called a pnp transistor.
pnp Transistor
npn Transistor
The emitter layer is heavily doped, with the base and collector
only lightly doped.
The outer layers have widths much greater than the sandwiched p - or n -
type material. For the transistors shown in Fig. the ratio of the total width
to that of the center layer is 0.1500.001 150:1.
The doping of the sandwiched layer is also considerably less than that of
the outer layers (typically, 1:10 or less). This lower doping level
decreases the conductivity (increases the resistance) of this material by
limiting the number of “free” carriers.
The terminals have been indicated by the capital letters E for emitter , C
for collector and B for base.
The abbreviation BJT, from bipolar junction transistor, is often applied
to this three-terminal device.
The term bipolar reflects the fact that holes and electrons participate
in the injection process.
TRANSISTOR OPERATION
A transistor has two junctions-emitter junction and a collection junction.
For the sake of clarity, the base region has been shown very
wide. (Remember, the base is actually made very narrow.)
The battery VEE acts to forward bias the emitter junction, and the battery
VCC acts to reverse bias the collector junction.
Switches S1 and S2 have been provided in the emitter and collector
circuits. When the two switches are open, the two junctions are
unbiased. We thus have depletion or space-charge regions at the two
junctions.
If we close the switch S1 and keep the switch S2 open, the
emitter junction will be forward biased as shown in Fig.
The barrier at the emitter junction is reduced. Since the emitter and base
regions are just like those in a PN diode, we can expect a large current
due to forward biasing. This current consists of majority carriers
diffusing across the junction
The total current flowing across the junction is the sum of the
electron diffusion current and the hole diffusion current
Next, we close switch S2 and keep the switch S1 open in above Fig.
The collector junction is reverse biased. Very small current flows
across this reverse-biased junction. The reverse leakage current is due
to the movement of minority carriers. These carriers are accelerated by
the potential barrier. This leakage current is very much temperature
dependent.
The current flows into the collector lead and out of the base lead. There
is no emitter current (IE= 0). The small collector current is called the
collector leakage current.
The emitter junction is forward biased (may be, by a few tenths of a
volt). The barrier potential is reduced. As such, majority charge carriers
diffuse across the junction.
The resulting current consists of electrons travelling from the emitter
to the base and holes passing from the base to the emitter.
As will soon be evident, only the electron current is useful in the action of
the transistor. Therefore, the electron current is made much larger than
the hole current. This is done by doping the base region more lightly than
the emitter region.
In above Fig., we have shown electrons 1, 2, 3 and 4 crossing from the
emitter to the base, and hole 7 from the base to the emitter. The total sum
of these charge-carrier movements constitutes the emitter current IE. Only
a portion of this current is due to the movement of electrons I, 2, 3 and 4.
These are the electrons injected by the emitter into the base.
The ratio of the electron current to the total emitter current is known as
emitter injection ratio, or the emitter efficiency. This ratio is denoted by
symbol γ ( Greek letter gamma). Typically, γ is equal to 0.995.
Once the electrons are injected by the emitter into the base, they become
minority carriers (in the base region).
The central idea in transistor action is that the base is made very narrow
(about 25 µm) and is very lightly doped. Because of this, most of the
minority carriers (electrons) travelling from the emitter end of the base
region to its collector end do not recombine with holes in this journey.
Only a few electrons (like 3) may recombine with holes (like 6). The ratio
of the number of electrons arriving at collector to the number of emitted
electrons is known as the base transportation factor. It is designated by
symbol β.
The collector current is less than the emitter current. There are two
reasons for this. First, a part of the emitter current consists of holes that
do not contribute to the collector current. Secondly, not all the electrons
injected into the base are successful in reaching the collector.
Sign Conventions
NPN BJT PNP BJT
Any of its three terminals can be made common to input and output. (This
common terminal is usually grounded or connected to the chassis.) The
connection is then described in terms of the common terminal.
First figure is the base terminal has been made common to both input
and output. This connection is called common-base connection.
The input signal is fed between the emitter and the base. The
output signal is developed between the collector and the base.
By making the emitter or the collector common, we can have what are
known as common-emitter (CE) or common-collector (CC)
configurations, respectively.
In all the configurations, the emitter-base junction is always forward-
biased and the collector-base junction is always reverse-biased, to keep it
in the active region.
In common-emitter configuration (second fig) the base is the input
terminal and the collector is the output terminal. The input signal is
connected between the base and the emitter and the load resistor is
connected between the collector and the emitter. The output
appears across this load resistor.
Third figure shows common-collector (CC) configuration. Here, the input
signal is connected between the base and the collector. The output
appears between the emitter and the collector.
This circuit is popularly known as emitter follower. The voltage gain of
this amplifier is poor (it never exceeds unity). But it has got an
important characteristic of having very high input resistance and very
low output resistance. This property of the emitter follower makes it
very useful in certain applications.
Field Effect Transistor: Construction and Characteristic of JFETs. Transfer
Characteristic. MOSFET (MOS) (Depletion and Enhancement) Type, Transfer
Characteristic.
The FET transistors are voltage controlled devices, whereas the BJT transistors are current
controlled devices. The FET transistors have basically three terminals, such as Drain (D),
Source (S) and Gate (G) which are equivalent to the collector, emitter and base terminals in
the corresponding BJT transistor.
In BJT transistors the output current is controlled by the input current which is applied to the
base, but in the FET transistors the output current is controlled by the input voltage applied to
the gate terminal.
In the FET transistors the output current passes between the drain and source terminals and
this path is called channel and this channel may be made of either P-type or N-type
semiconductor materials. In BJT transistor a small input current operates the large load, but in
FET a small input voltage operates the large load at the output.
The BJT transistors are ‘bipolar’ devices because they operates with both types of charge
carriers, such as electrons and holes but the FET transistors are ‘unipolar’ devices because
they operate with the charge carriers of either electrons (for N-channel) or holes (for P-
channel).
The FET transistors can be made smaller in size compared to BJT transistor and also they
have less power dissipation. Due to this high efficiency the FET transistors are used in many
electronic circuit applications by replacing the corresponding BJT transistors. These FET
transistors are very useful in the chip designing due to their low power consumption
behavior. Like BJT the FET transistors are also available in both P-channel and N-channel.
The FET transistors have high input impedance where as BJT has relatively low. Due to this
high impedance values the FET transistors are very sensitive to small input voltages.
The FET transistors are mainly classified into two types; they are Junction Field Effect
Transistor (JFET) and Insulated Gate FET (IG-FET) or Metal Oxide Semiconductor FET
(MOSFET).
Construction of JFET:
A JFET is a three terminal semiconductor device in which current conduction is by one type
of carrier i.e. electrons or holes.
The current conduction is controlled by means of an electric field between the gate and the
conducting channel of the device.
The JFET has high input impedance and low noise level.
Construction Details:
A JFET consists of a p-type or n-type silicon bar containing two pn junctions at the sides as
shown in fig.1.
The bar forms the conducting channel for the charge carriers.
If the bar is of p-type, it is called p-channel JFET as shown in fig.1(i) and if the bar is of n-
type, it is called n-channel JFET as shown in fig.1(ii).
The two PN junctions forming diodes are connected internally and a common terminal called
gate is taken out.
Other terminals are source and drain taken out from the bar as shown in fig.1.
Thus a JFET has three terminals such as , gate (G), source (S) and drain (D).
JFET Polarities
Fig.2 (i) shows the n-channel JFET polarities and fig.2 (ii) shows the p-channel JFET
polarities.
In each case, the voltage between the gate and source is such that the gate is reverse
1. The input circuit ( i.e. gate to source) of a JFET is reverse biased. This means
that the device has high input impedance.
2. The drain is so biased w.r.t. source that drain current ID flows from the source to
drain.
3. In all JFETs, source current IS is equal to the drain current i.e IS = ID.
The current conduction by charge carriers (i.e. electrons) is through the channel between the
two depletion layers and out of the drain.
The width and hence resistance of this channel can be controlled by changing the input
voltage VGS.
The greater the reverse voltage VGS, the wider will be the depletion layer and narrower will
be the conducting channel.
The narrower channel means greater resistance and hence source to drain current decreases.
Working of JEFT
Case-i:
When a voltage VDS is applied between drain and source terminals and voltage on the gate is
zero as shown in fig.3(i), the two pn junctions at the sides of the bar establish depletion
layers.
Fig.3 (i)
The electrons will flow from source to drain through a channel between the depletion layers.
The size of the depletion layers determines the width of the channel and hence current
conduction through the bar.
Case-ii:
When a reverse voltage VGS is applied between gate and source terminals, as shown in
fig.3(ii), the width of depletion layer is increased.
fig.3(ii),
This reduces the width of conducting channel, thereby increasing the resistance of n-type bar.
On the other hand, when the reverse bias on the gate is decreased, the width of the depletion
layer also decreases.
This increases the width of the conducting channel and hence source to drain current.
A p-channel JFET operates in the same manner as an n-channel JFET except that channel
current carriers will be the holes instead of electrons and polarities of VGS and VDS are
reversed.
Fig.4
1. In a JFET, there is only one type of carrier,i.e. holes in p-type channel and
electrons in n-type channel. For this reason it is also called unipolar
transistor.However, in an ordinary BJT, both electrons and holes play role in
conduction. Therefore, it is called as bipolar transistor.
2. As the input circuit of a JFET is reverse biased, therefore, it has a high input
impedance. However, the input circuit of a BJT is forward biased and hence has
low input impedance.
3. The primary functional difference between the JFET and BJT is that no current
enters the gate of JFET. However, in typical BJT base current might be a few
µA.
4. A BJT uses the current into its base to control a large current between collector
and emitter. Whereas a JFET uses voltage on the gate terminal to control the
current between drain and source.
5. In JFET, there is no junction. Therefore, noise level in JFET is very small.
Advantages of JFET
A JFET is a voltage controlled, constant current device in which variation in input voltage
control the output current. Some of the advantages of JFET are:
1. It has a very high input impedance. This permits high degree of isolation between
the input and output circuits.
2. The operation of a JFET depends upon the bulk material current carriers that do
not cross junctions. Therefore, the inherent noise of tubes and those of transistors
are not present in a JFET.
3. A JFET has a negative temperature co-efficient of resistance. This avoids the risk
of thermal runaway.
4. A JFET has a very high-power gain. This eliminates the necessity of using driver
stages.
5. A JFET has a smaller size, longer life and high efficiency
Fig.1 (ii)
when drain-source voltage VDS is zero, there is no attracting potential at the drain, so no
current flows inspite of the fact that the channel is fully open. So, drain current ID = 0.
For small applied voltage VDS, the n-type bar acts as a simple semiconductor resistor, and the
drain current increases linearly with the increase in VDS, upto the knee point.
This region, to the left of the knee point of the curve is called the channel ohmic region, as in
this region the JFET behaves like an ordinary resistor.
With the increase in drain current ID, the ohmic voltage drop between the source and channel
region reverse-biases the gate junction.
The reverse-biasing of the gate junction is not uniform throughout. The reverse bias is more
at the drain end than at the source end of the channel.
So with the increase in VDS, the conducting portion of the channel begins to constrict more at
the drain end. Eventually a voltage VDS is reached at which the channel is pinched off.
The drain current ID no longer increases with the increase in VDS. It approaches a constant
saturation value.
The value of voltage VDS at which the channel is pinched off i.e. all the free charges from the
channel get removed, and the drain current ID attains a constant value, is called the pinch-off
voltage Vp.
From point A (knee point) to the point B (pinch-off point) the drain current I D increases with
the increase In voltage VDS following a reverse square law.
The region of the characteristic in which drain current I D remains fairly constant is called the
pinch-off region. It is also sometimes called the saturation region or amplifier region.
In this region the JFET operates as a constant current device since drain current (or output
current) remains almost constant. It is the normal operating region of the JFET where it is
used as an amplifier.
The drain current in the pinch-off region with VGS = 0 is referred to the drain-source
saturation current, IDSS).
Drain current in the pinch-of region is given by Shockley’s equation:
If drain-source voltage, VDS is continuously increased, a stage comes when the gate-channel
junction breaks down. At this point current increases very rapidly. and the JFET may be
destroyed. This happens because the charge carriers making up the saturation current at the
gate channel junction accelerate to a high velocity and produce an avalanche effect.
Fig.2 (ii)
(2) Pinch-off voltage is reached at a lower value of drain current ID than when VGS = 0.
When an external bias of, say – 1 V is applied between the gate and the source, the gate-
channel junctions are reverse-biased even when drain current, ID is zero. Hence the depletion
regions are already penetrating the channel to a certain extent when drain-source voltage, VDS
is zero. Due to this reason, a smaller voltage drop along the channel (i.e. smaller than that for
VGS = 0) will increase the depletion regions to the point where they pinch-off the current.
Consequently, the pinch-off voltage VP is reached at a lower drain current, ID.
(3) Value of drain-source voltage VDS for the avalanche breakdown of the gate junction is
reduced.
It is simply due to the fact that gate-source voltage, VGS keeps adding to the reverse bias at the
junction produced by current flow.
Transfer Characteristic of JFET
The transfer characteristic for a JFET can be determined experimentally, keeping drain-
source voltage, VDS constant and determining drain current, ID for various values of gate-
source voltage, VGS.
The circuit diagram is shown in fig.3 (i).
fig.3 (i)
The curve is plotted between gate-source voltage, VGS and drain current, ID, as shown in fig.
3 (ii).
Fig.3 (ii)
(i) Drain current decreases with the increase in negative gate-source bias
(ii) Drain current, ID = IDSS when VGS = 0
(iii) Drain current, ID = 0 when VGS = VD
The transfer characteristic can also be derived from the drain characteristic by noting
values of drain current, ID corresponding to various values of gate-source voltage, VGS for a
constant drain-source voltage and plotting them.
It may be noted that a P-channel JFET operates in the same way and have the similar
characteristics as an N-channel JFET except that channel carriers are holes instead of
electrons and the polarities of VGS and VDS are reversed.
As well as the Junction Field Effect Transistor (JFET), there is another type of Field
Effect Transistor available whose Gate input is electrically insulated from the main
current carrying channel and is therefore called an Insulated Gate Field Effect
Transistor.
The most common type of insulated gate FET which is used in many different types
of electronic circuits is called the Metal Oxide Semiconductor Field Effect
Transistor or MOSFET for short.
The IGFET or MOSFET is a voltage controlled field effect transistor that differs
from a JFET in that it has a “Metal Oxide” Gate electrode which is electrically
insulated from the main semiconductor n-channel or p-channel by a very thin layer of
insulating material usually silicon dioxide, commonly known as glass.
This ultra thin insulated metal gate electrode can be thought of as one plate of a
capacitor. The isolation of the controlling Gate makes the input resistance of
the MOSFET extremely high way up in the Mega-ohms ( MΩ ) region thereby
making it almost infinite.
As the Gate terminal is electrically isolated from the main current carrying channel
between the drain and source, “NO current flows into the gate” and just like the JFET,
the MOSFET also acts like a voltage controlled resistor where the current flowing
through the main channel between the Drain and Source is proportional to the input
voltage. Also like the JFET, the MOSFETs very high input resistance can easily
accumulate large amounts of static charge resulting in the MOSFET becoming easily
damaged unless carefully handled or protected.
Like the previous JFET tutorial, MOSFETs are three terminal devices with
a Gate, Drain and Source and both P-channel (PMOS) and N-channel (NMOS)
MOSFETs are available. The main difference this time is that MOSFETs are available
in two basic forms:
The symbols and basic construction for both configurations of MOSFETs are shown below.
The four MOSFET symbols above show an additional terminal called the Substrate
and is not normally used as either an input or an output connection but instead it is
used for grounding the substrate. It connects to the main semiconductive channel
through a diode junction to the body or metal tab of the MOSFET.
Usually in discrete type MOSFETs, this substrate lead is connected internally to the
source terminal. When this is the case, as in enhancement types it is omitted from the
symbol for clarification.
The line in the MOSFET symbol between the drain (D) and source (S) connections
represents the transistors semiconductive channel. If this channel line is a solid
unbroken line then it represents a “Depletion” (normally-ON) type MOSFET as drain
current can flow with zero gate biasing potential.
If the channel line is shown as a dotted or broken line, then it represents an
“Enhancement” (normally-OFF) type MOSFET as zero drain current flows with zero
gate potential. The direction of the arrow pointing to this channel line indicates
whether the conductive channel is a P-type or an N-type semiconductor device.
The construction of the Metal Oxide Semiconductor FET is very different to that of
the Junction FET. Both the Depletion and Enhancement type MOSFETs use an
electrical field produced by a gate voltage to alter the flow of charge carriers,
electrons for n- channel or holes for P-channel, through the semiconductive drain-
source channel. The gate electrode is placed on top of a very thin insulating layer and
there are a pair of small n-type regions just under the drain and source electrodes.
We saw in the previous tutorial, that the gate of a junction field effect transistor, JFET
must be biased in such a way as to reverse-bias the pn-junction. With a insulated gate
MOSFET device no such limitations apply so it is possible to bias the gate of a
MOSFET in either polarity, positive (+ve) or negative (-ve).
This makes the MOSFET device especially valuable as electronic switches or to make
logic gates because with no bias they are normally non-conducting and this high gate
input resistance means that very little or no control current is needed as MOSFETs are
voltage controlled devices. Both the p-channel and the n-channel MOSFETs are
available in two basic forms, the Enhancement type and the Depletion type.
Depletion-mode MOSFET
The Depletion-mode MOSFET, which is less common than the enhancement mode
types is normally switched “ON” (conducting) without the application of a gate bias
voltage. That is the channel conducts when VGS = 0 making it a “normally-closed”
device. The circuit symbol shown above for a depletion MOS transistor uses a solid
channel line to signify a normally closed conductive channel.
For the n-channel depletion MOS transistor, a negative gate-source voltage, -VGS will
deplete (hence its name) the conductive channel of its free electrons switching the
transistor “OFF”. Likewise for a p-channel depletion MOS transistor a positive gate-
source voltage, +VGS will deplete the channel of its free holes turning it “OFF”.
In other words, for an n-channel depletion mode MOSFET: +VGS means more
electrons and more current. While a -VGS means less electrons and less current. The
opposite is also true for the p-channel types. Then the depletion mode MOSFET is
equivalent to a “normally-closed” switch.
ENHANCEMENT-MODE MOSFET
For the n-channel enhancement MOS transistor a drain current will only flow when a
gate voltage ( VGS ) is applied to the gate terminal greater than the threshold voltage
( VTH ) level in which conductance takes place making it a transconductance device.
The application of a positive (+ve) gate voltage to a n-type eMOSFET attracts more
electrons towards the oxide layer around the gate thereby increasing or enhancing
(hence its name) the thickness of the channel allowing more current to flow. This is
why this kind of transistor is called an enhancement mode device as the application of
a gate voltage enhances the channel.
Increasing this positive gate voltage will cause the channel resistance to decrease
further causing an increase in the drain current, ID through the channel. In other
words, for an n-channel enhancement mode MOSFET: +VGS turns the transistor
“ON”, while a zero or -VGS turns the transistor “OFF”. Thus the enhancement-mode
MOSFET is equivalent to a “normally-open” switch.
The reverse is true for the p-channel enhancement MOS transistor. When VGS = 0 the
device is “OFF” and the channel is open. The application of a negative (-ve) gate
voltage to the p-type eMOSFET enhances the channels conductivity turning it “ON”.
Then for an p-channel enhancement mode MOSFET: +VGS turns the transistor “OFF”,
while -VGS turns the transistor “ON”.
ENHANCEMENT-MODE N-CHANNEL MOSFET AND CIRCUIT SYMBOLS
UNIT 3
Introductio
n
An Operational Amplifier is fundamentally a voltage amplifying device designed to
be used with external feedback components such as resistors and capacitors between
its output and input terminals.
These feedback components determine the resulting function or “operation” of the
amplifier and by virtue of the different feedback configurations whether resistive,
capacitive or both, the amplifier can perform a variety of different operations, giving
rise to its name of “Operational Amplifier”.
Op-Amp Basic:
An Operational Amplifier is basically a three-terminal device which consists of two
high impedance inputs. One of the inputs is called the Inverting Input, marked with a
negative or “minus” sign, ( – ). The other input is called the Non-inverting Input,
marked with a positive or “plus” sign ( + ).
A third terminal represents the operational amplifiers output port which can both sink
and source either a voltage or a current. In a linear operational amplifier, the output
signal is the amplification factor, known as the amplifiers gain ( A ) multiplied by the
value of the input signal and depending on the nature of these input and output
signals, there can be four different classifications of operational amplifier gain.
The output voltage signal from an Operational Amplifier is the difference between the
signals being applied to its two individual inputs. In other words, an op-amps output
signal is the difference between the two input signals as the input stage of an
Operational Amplifier is in fact a differential amplifier.
1. Open Loop Gain, (Avo): Infinite and typical real values range from
about 20,000 to 200,000.
2. Input impedance, (ZIN): Infinite and typical real values range of 1x 10 6 ohms.
3. Output impedance, (ZOUT): Zero and Real op-amps have output impedances in
the 75
Ω range.
7. Common Mode rejection Ratio (CMRR): Infinite and real value is 90dB.
i.e.V0 = Av x Vd
V0 = o/p Voltage
∴Vd= V0 / Av
Virtual Ground :
If (+) terminal is connected to ground, they due to “virtual short”, (-) terminal will
also be grid potential. Hence it is “virtual ground”
Similarly, if (-) terminal is connected to ground then (+) terminal will be at “virtual
ground ” potential. The concept of virtual ground has been used extensively in
analysing various closed loop configuration, especially we use this concept in the
inverting amplifier analysis.
1. Inverting Amplifier:
“VIRTUAL
”
GROUND
i i i
s f n
v v 0
n p
v
i s
s R
s
v
i f Ro
f
in 0
i f is
vo
vs R
f
Rs
vo Rf vs
Rs
“Virtu
al “ v p vg
Rs
Short v v v v
n p g o
Rs Rf
vo Rs Rf
Rs v g
Rf
vo R v g
1 s
3. Voltage follower:
If R1=∞ and Rf =0 in the non inverting amplifier configuration. The amplifier act as a
unity-gain amplifier or voltage follower.
The circuit consists of an op -amp and a wire connecting the output voltage to the input,
i.e. the output voltagev is equal to the input voltage, both in magnitude and phase.
V0=Vi.Since the output voltage of the circuit follows the input voltage, the circuit is
called voltage follower. It offers very high input impedance of the order of MΩ and
very low output impedance.
Therefore, this circuit draws negligible current from the source. Thus, the voltage
follower can be used as a buffer between a high impedance source and a low
impedance load for impedance matching applications.
4. Summing Amplifier
For this reason, summing amplifier is also called as Voltage adder since its output is
the addition of voltages present at its input terminal.
The summing amplifier uses an inverting amplifier configuration, i.e. the input is
applied to the inverting input terminal of the op-amp, while the non-inverting input
terminal is connected to ground. Due to this configuration, the output of voltage adder
is out of phase with respect to the input by 180o
For an inverting amplifier, the output voltage is given as,
So for the summing amplifier shown above, the output equation would be,
If all the input resistances are chosen to be of equal magnitude (Rin), then the output equation
of the summing amplifier can be rewritten as,
Sometimes, it is necessary to just add the input voltages without amplifying them. In such
situations, the value of input resistance Rin1, Rin2, Rin3, etc. must be chosen equal to that of
the feedback resistor Rf. Then, the gain of the amplifier will be unity. Hence the output
voltage will be an addition of the input voltages.
5. Differential Amplifier ( Subtractor )
By connecting each input in turn to 0v ground we can use superposition to solve for
the output voltage Vout. Then the transfer function for a Differential Amplifier
circuit is given as:
Integrating circuits have frequency limitations while operating on sine wave input
signals.
From the circuit, it is seen that node Y is grounded through a compensating resistor
R1. Node X will also be at ground potential, due to the virtual ground.
VX = VY = 0
Since the input current to an op-amp is ideally zero, the current flowing through the
input resistor, due to Vin, also flows through the capacitor Cf.
As a differentiator circuit has an output that is proportional to the input change, some
of the standard waveforms such as sine waves, square waves and triangular waves
give very different waveforms at the output of the differentiator circuit.
The charge on the capacitor equals Capacitance times Voltage across the capacitor
from which we have an ideal voltage output for the op-amp differentiator is given as:
Therefore, the output voltage Vout is a constant –Rƒ*C times the derivative of the
input voltage Vin with respect to time. The minus sign (–) indicates a 180o phase shift
because the input signal is connected to the inverting input terminal of the operational
amplifier.
Op-Amp Comparator:
The Op-amp comparator compares one analogue voltage level with another
analogue voltage level, or some preset reference voltage, VREF and produces an output
signal based on this voltage comparison.
lets first assume that VIN is less than the DC voltage level at VREF, ( VIN < VREF ). As
the non-inverting (positive) input of the comparator is less than the inverting
(negative) input, the output will be LOW and at the negative supply voltage, -Vcc
resulting in a negative saturation of the output.
input voltage, VIN so that its value is greater than the reference voltage VREF on the
inverting input, the output voltage rapidly switches HIGH towards the positive supply
voltage, +Vcc resulting in a positive saturation of the output.
we can see that the op-amp voltage comparator is a device whose output is dependant
on the value of the input voltage, VIN with respect to some DC voltage level as the
output is HIGH when the voltage on the non-inverting input is greater than the voltage
on the inverting input, and LOW when the non-inverting input is less than the
inverting input voltage.
op-amps high open-loop gain the magnitude of its output voltage could be infinite in
both directions, (±∞). However practically, and for obvious reasons it is limited by the
op-amps supply rails giving VOUT = +Vcc or VOUT = -Vcc.
The basic configuration for the positive voltage comparator, also known as a
non-inverting comparator circuit detects when the input signal, VIN is ABOVE
or more positive than the reference voltage, VREF producing an output
at VOUT which is HIGH as shown.
When VIN is greater than VREF, the op-amp comparators output will saturate
towards the positive supply rail, Vcc. When VIN is less than VREF the op-amp
comparators output will change state and saturate at the negative supply
rail, 0v as shown.
The basic configuration for the negative voltage comparator, also known as an
inverting comparator circuit detects when the input signal, VIN is BELOW or more
negative than the reference voltage, VREF producing an output at VOUT which is HIGH
as shown.
Inverting Comparator Circuit
Likewise the reverse is true, when VIN is greater than VREF, the op-amp comparators
output will change state and saturate towards the negative supply rail, 0v.
Then depending upon which op-amp inputs we use for the signal and the reference
voltage, we can produce an inverting or non-inverting output. We can take this idea of
detecting either a negative or positive going signal one step further by combining the
two op-amp comparator circuits above to produce a window comparator circuit.
In this mode, the signals applied to the base of Q1 and Q2 are derived from the same
source. So the two signals are equal in magnitude as well as in phase. The circuit
diagram is shown in the Fig.
In phase signal voltages at the bases of Q1 and Q2 causes in phase signal voltages to
appear across R E, which add together. Hence R E carries a signal current and
provides a negative feedback. This feedback reduces the common mode gain of
differential amplifier.
While the two signals causes in phase signal voltages of equal magnitude to appear
across the two collectors of Q 1 and Q2. Now the output voltage is the difference
between the two collector voltages, which are equal and also same in phase,
Eg. (20) - (20) = 0. Thus the difference output Vo is almost zero, negligibly small. ideally it
should be zero.
In the differential mode, the two input signals are different from each other. Consider
the two input signals which are same in magnitude but 180" out of phase. These
signals, with opposite phase can be obtained from the center tap transformer. The
circuit used in differential mode operation is shown in the Fig..
Assume that the sine wave on the base of Q 1is positive going while on the base of Q 2
is negative going. With a positive going signal on the base of Q 1, m amplified
negative going signal develops on the collector of Q1.
Due to positive going signal, current through R E also increases and hence a positive
going wave is developed across R E.
Due to negative going signal on the base of Q2, an amplified positive going signal
develops on the collector of Q 2. And a negative going signal develops across R E,
because of emitter follower action of Q 2.
So signal voltages across R E, due to the effect of Q1 and Q2 are equal in magnitude
and 180o out of phase, due to matched pair of transistors. Hence these two signals
cancel each other and there is no signal across the emitter resistance. Hence there is
no a.c. signal current flowing through the emitter resistance.
Hence R E in this case does not introduce negative feedback. While Vo is the output
taken across collector of Q1 and collector of Q 2. The two outputs on collector L and 2
are equal in magnitude but opposite in polarity. And Vo is the difference between
these two signals, e.g. +10 - (-10) = + 20.
Hence the difference output Vo is twice as large as the signal voltage from either
collector to ground.
UNIT 4
Unit-4 Number System
.
The digit
The base of the number system (where the base is defined as the total number of
digits available in the number system)
Number System
The number system that we use in our day-to-day life is the decimal number system. Decimal number
system has base 10 as it uses 10 digits from 0 to 9. In decimal number system, the successive
positions to the left of the decimal point represent units, tens, hundreds, thousands, and so on.
Each position represents a specific power of the base (10). For example, the decimal number 1234
consists of the digit 4 in the units position, 3 in the tens position, 2 in the hundreds position, and 1 in
the thousands position. Its value can be written as
1000 + 200 + 30 + 4
1234
Each position in a binary number represents a 0 power of the base (2). Example 20
Last position in a binary number represents a x power of the base (2). Example
2x where x represents the last position - 1.
Example
Each position in an octal number represents a 0 power of the base (8). Example 80
Last position in an octal number represents a x power of the base (8). Example
8x where x represents the last position - 1
Example
Letters represent the numbers starting from 10. A = 10. B = 11, C = 12, D = 13, E = 14, F =
15
Each position in a hexadecimal number represents a 0 power of the base (16). Example, 160
Last position in a hexadecimal number represents a x power of the base (16). Example
16x where x represents the last position - 1
Example
Step 2 19FDE16 ((1 x 164) + (9 x 163) + (15 x 162) + (13 x 161) + (14 x 160))10
There are many methods or techniques which can be used to convert numbers from one base to
another. In this chapter, we'll demonstrate the following −
Decimal to Other Base System
Step 1 − Divide the decimal number to be converted by the value of the new base.
Step 2 − Get the remainder from Step 1 as the rightmost digit (least significant digit) of the new base
number.
Step 3 − Divide the quotient of the previous divide by the new base.
Step 4 − Record the remainder from Step 3 as the next digit (to the left) of the new base number.
Repeat Steps 3 and 4, getting remainders from right to left, until the quotient becomes zero in Step 3.
The last remainder thus obtained will be the Most Significant Digit (MSD) of the new base number.
Example
Step 1 29 / 2 14
Step 2 14 / 2 7
Step 3 7/2 3
Step 4 3/2 1
Step 5 1/2 0
As mentioned in Steps 2 and 4, the remainders have to be arranged in the reverse order so that the first
remainder becomes the Least Significant Digit (LSD) and the last remainder becomes the Most
Significant Digit (MSD).
Step 1 − Determine the column (positional) value of each digit (this depends on the position of the
digit and the base of the number system).
Step 2 − Multiply the obtained column values (in Step 1) by the digits in the corresponding columns.
Step 3 − Sum the products calculated in Step 2. The total is the equivalent value in decimal.
Example
Step 2 − Convert the decimal number so obtained to the new base number.
Example
Step 1 21 / 2 10 1
Step 2 10 / 2 5 0
Step 3 5/2 2 1
Step 4 2/2 1 0
Step 5 1/2 0 1
Step 1 − Divide the binary digits into groups of three (starting from the right).
Step 2 − Convert each group of three binary digits to one octal digit.
Example
Step 2 101012 28 58
Step 1 − Convert each octal digit to a 3-digit binary number (the octal digits may be treated as
decimal for this conversion).
Step 2 − Combine all the resulting binary groups (of 3 digits each) into a single binary number.
Example
Step 1 − Divide the binary digits into groups of four (starting from the right).
Step 2 − Convert each group of four binary digits to one hexadecimal symbol.
Example
Step 1 − Convert each hexadecimal digit to a 4-digit binary number (the hexadecimal digits may be
treated as decimal for this conversion).
Step 2 − Combine all the resulting binary groups (of 4 digits each) into a single binary number.
Example
In 1937, George Stibitz of Bell Labs developed what he called the “Model
K”.
It was a binary full adder based on relays implementing Boolean logic.
He developed the device at home in his kitchen; hence the name.
Digital Technologies
There are quite a few ways to build digital circuits. The choice of which to
use
in any given device is based on a tradeoff of cost, speed, and power usage.
This course is based on an older technology that is a bit simpler to
understand.
This technology is still seen in digital labs used for teaching.
Logically, each TTL device is a Boolean device. All inputs to this device
and
outputs from this device are either logic 0 or logic 1.
Electrically, these TTL devices are built to a standard that determines how
voltages into the device will be interpreted and what voltage is output.
Here are the voltage standards for active high TTL, the variety we study.
NOT This function takes one input and produces one output. The gate is
shown
below. The circle at the right end of the triangle is important.
Logic OR
Logic AND
X Y XY
0 0 0
0 1 0
1 0 0
1 1 1
Logic XOR
X Y XY
0 0 0
0 1 1
1 0 1
1 1 0
From this last table, we see immediately that
X 0 = X and X 1 = X
The top gate shows the NOR gate and its logical equivalent.
The bottom line shows the NAND gate and its logical equivalent.
In my notes, I call these “derived gates” as they are composites of Boolean
gates
that are more basic from the purely theoretical approach.
0 0 0 1 0 0 0 1
0 1 1 0 0 1 0 1
1 0 1 0 1 0 0 1
1 1 1 0 1 1 1 0
In actual fact, the NAND and NOR gates are more primitive than the AND,
OR,
and NOT gates in that they are easier to build from transistors.
X
Y
NAND AND
0 0 1 0
0 1 1 0
1 0 1 0
1 1 0 1
OR is NOT (NOR)
X
Y
NOR OR
0 0 1 0
0 1 0 1
1 0 0 1
1 1 0 1
These circuits use simple switches to implement NOT, NOR, and NAND
gates.
V1 R1
5 V 1.0kOhm_5
% X1
2.5 V
J1
Key = Space
V3 R3
5 V 1.0kOhm_5
% X3
2.5 V
J4
Key = C
R2 J5
V2 1.0kOhm_5 Key = D
5 V % X2
2.5 V
J2 J3
Key = A Key = B
We show how to use a NAND gate to implement the three basic gates of
Boolean logic: AND, OR, and NOT.
X Y XY X Y
0 0 0 1
0 1 0 1
1 0 0 1
1 1 1 0
We now use the NAND gate to implement the basic Boolean devices.
Since the NAND gate is logically equivalent to NOT (AND), we may use
“double negation” to say that the AND gate is equivalent to NOT (NAND).
Multiple–Input Gates
The standard definitions of the AND and OR gates call for two inputs.
Some lab experiments call for gates with input counts other than what we
have.
We begin with two ways to fabricate a 4–input AND gate from 2–input
ANDs.
Another Example
We now consider how to take a 4–input AND gate and make it act
as if it were a 2–input AND gate.
When the fan–out of a circuit element gets too large, there is a voltage sag.
Controlling Fan–Out
Upon occasion, a given large circuit element will have a number of smaller
circuit elements fed from the same input.
Karnaugh maps, or K-maps, are often used to simplify logic problems with 2, 3 or 4 variables.
2- variable Karnaugh maps are trivial but can be used to introduce the methods you need to learn.
The map for a 2-input OR gate looks like this:
The values of one variable appear across the top of the map, defining the column values, while the
values of the other variable appear at the side, defining the values of the variable in each row.
The Karnaugh map for the OR gate is completed by entering a '1' in each of the appropriate cells.
Usually, you don't write in the '0's'. Within the map, adjacent cells containing 1's are grouped together
in twos, fours, or eights. In this case, there is one horizontal and on vertical group of two. You
indicate these groupings by drawing a circle round each one.
The horizontal group corresponds to a B value of 1. In the left hand cell, A=0 and in the right hand
cell, A=1. In other words, the value of A does not affect the outcome of the Boolean expression
for these cells. Before grouping, you might have written the Boolean expression for these two cells
as:
In a similar way, the vertical group could have been written as:
From the map, you can see that the value of B does not affect the value written in the cells for
this group. In other words, the vertical group reduces to:
This is not very exciting but if you apply the same methods to a more complex logic problem, you
will begin to understand how Karnaugh maps lead to simpler Boolean statements.
.
3- variable Karnaugh maps
0 0 0 0
0 0 1 0
0 1 0 0
0 1 1 1
1 0 0 0
1 0 1 1
1 1 0 1
1 1 1 1
Look carefully at the variables at the top of the Karnaugh map. These are not written in binary order
00, 01, 10, 11 etc. Instead, each column differs from the previous one by just one bit. This is called
Grey code and it is essential for your Karnaugh map to work that you enter the column values in this
order. (You will find out more about Grey code later.)
Within the K-map, you can identify three groups of two, as indicated. The left hand horizontal group
combines the cells and A.B.C. Within this group, the value of B does not affect the cell values.
This means that B can be eliminated from the expression, leaving A.C.
Work through the other groups to confirm that you understand how the remaining terms in the
Boolean expression were derived.
With a little practice, this method is going to be quicker than the alternative, simplfiying the Boolean
expression derived from the truth table:
3- variable examples
You may be able to tell what is going to happen by completing the truth table for this expression.
From this expression, you can't complete the truth table or Karnaugh map directly. First, you need to
convert the statement into sum of products, or SOP form:
Continue from this point and check your answer by clicking the link
3. Here is another expression to simplify:
Note that has no C variable and fills two cells in the map. This condition is satisfied when C=0
and also when C=1.
.
4- variable maps
A 4-variable map will contain 24 = 16 cells. It is important to write the variable values along the
columns and rows in Grey code:
To give the simplest Boolean statement, you should put a circle round the maximum number of terms.
In this case, you can make two groups of four, one of which wraps around from top to bottom. You
identify the two variables which remain constant in each group and eliminate the other two:
UNIT 5
Over the most recent couple of decades, there has been a huge progression in mobile wireless
communications.
technology of which in a very short amount of time got superseded by 2G, 3G, 4G, & now even 5G.
Mobile telecommunications has turned out to be more mainstream in the most recent couple of years
because of a quick change from 1G to 5G in portable innovation and how we use technology today.
This change is because of the necessity of perfect transmission innovation and high increment in
telecoms clients for everyday uses including businesses, the education sector, and just about every
other industry.
1G:
As a matter of first importance when we discuss 1G etc what does this G stand for? Well, it stands for
In the 1970’s privately owned businesses began building up their own particular correspondence
frameworks to advance existing frameworks further. Those private frameworks were Analogue
mobile phone systems (AMPS) utilized in parts of America and the United Kingdom. Total Access
Communications Systems (TACS) and Nordic Mobile Telephone (NMT) were also used in parts of
Europe. These created frameworks are now what is known as the first Generation of mobile
communication frameworks.
2G:
2G alludes to the second era in light of GSM and was developed in the late 1980s. It utilises
computerised signals for voice transmission. The principal focal point of this innovation was on
advanced flags and gives individuals the ability to convey content and picture messages at low speed.
The GSM innovation was ceaselessly enhanced to give better administrations which prompted
3G:
Third Generation (3G) is likewise in light of GSM and was propelled in the year 2000. The point of
this innovation was to offer rapid information across the world. The first innovation was enhanced to
permit information up to 14 Mbps and all the more utilising bundle exchanging. It utilises Wide Band
Wireless Networks with which clearness is expanded. It likewise offers information administrations,
access to TV/Video, Data, Text, etc. as well as new administrations like Global Roaming is now
possible. It works at a scope of 2100MHz and has a data transmission of 15-20MHz utilised for High-
The 3G mobile framework was called a UMTS (Universal Mobile Telecommunication System) in
4G offers a much improved downloading rate of up to 100Mbps. 4G gives the same element
advantages as 3G but also includes extra administrations like Multi-Media Newspapers, watching TV
programs online using services such as Netflix with a lot more clarity due to the send/receive speeds
of Data now being significantly quicker than past ages. It introduced us to the Mobile Social Media
and Mobile App world used how it is today. LTE (Long Term Evolution) is considered a 4G
innovation.
5G is next
5G refers to Fifth Generation of which initial trials began from the late 2010’s but hasn’t rolled out in
All investigations of the release date of when 5G will be available points to the year 2020. In spite of
the fact that the system will start to be deployed in 2018 and the lion’s share of administrators,
administrative bodies and producers are as of now occupied with converses orchestrating a standard,
as it occurred before the deployment of the 4G innovation. Truth be told, Qualcomm has effectively
built up the initial 5G modem, particularly made to help this sort of system, along these lines making
ready for the new age of mobile phones. On its part, the European Union looks to finish the 5G scope
by 2025. At this quick rate of advancement, that date is now around the bend.
5G innovation has remarkable information capacities and has the capacity to integrate unhindered call
volumes and unbounded information communicates inside the most recent portable working
framework. 5G innovation has a splendid future since it can deal with best advances and offer
invaluable handsets to their clients. Maybe in the coming days, 5G innovation assumes control over
the world market. 5G Technologies have an unprecedented capacity to help Software and
Consultancy. The Router and switch innovation utilised as a part of 5G deployment gives an
The key element of GPRS technology was that it uses packet switched data rather than circuit
switched data, and this technique made much more efficient use of the available capacity. This is
because most
data transfer occurs in what is often termed a "bursty" fashion. The transfer occurs in short peaks,
followed by breaks when there is little or no activity.
GPRS - General Packet Radio Service was the evolution of 2G GSM to provide packet switched data
at rates up to a maximum of 172 kbps.
GPRS was something of a revolution because all previous mobile phone systems had used circuit
switched channels. Also previous cell phone systems including GSM had focussed in voice
communications, but the need for mobile data was starting to come about and GPRS was one of the
first to address this in a real way.
Although 2G GSM could provide some data capability it was far too slow to be used for any real
applications. As a result, GPRS was developed to enable data to be handled and it also provided a
stepping stone on the path to 3G.
Speed: One of the headline benefits of GPRS technology is that it offers a much higher
data rate than was possible with GSM. Rates up to 172 kbps are possible, although the
maximum data rates realistically achievable under most conditions will be in the range 15
- 40 kbps.
Packet switched operation: Unlike GSM which was used circuit switched techniques,
GPRS technology uses packet switching in line with the Internet. This makes far more
efficient use of the available capacity, and it allows greater commonality with Internet
techniques.
Always on connectivity: A further advantage of GPRS is that it offers an "Always On"
capability. When using circuit switched techniques, charges are based on the time a circuit
is used, i.e. how long the call is. For packet switched technology charges are for the
amount of data carried as this is what uses the services provider's capacity. Accordingly,
always on connectivity is possible.
More applications: The packet switched technology including the always on connectivity
combined with the higher data rates opens up many more possibilities for new
applications. One of the chief growth areas that arose from GPRS was the Blackberry
form of mobile or PDA. This provided for remote email applications along with web
browsing, etc.
The Global System for Mobile Communications (GSM) is a standard developed by the European
Telecommunications Standards Institute (ETSI) to describe the protocols for second-generation (2G)
digital cellular networks used by mobile devices such as mobile phones and tablets. It was first
deployed in Finland in December 1991. By the mid-2010s, it became a global standard for mobile
communications achieving over 90% market share, and operating in over 193 countries and
territories.[
GSM utilizes a cellular network, meaning that cell phones connect to it by searching for cells in the
immediate vicinity.
GSM is a circuit-switched system that divides each 200 kHz channel into eight 25 kHz time-
slots. GSM operates on the mobile communication bands 900 MHz and 1800 MHz in most
parts of the world. In the US, GSM operates in the bands 850 MHz and 1900 MHz.
GSM owns a market share of more than 70 percent of the world's digital cellular subscribers.
GSM makes use of narrowband Time Division Multiple Access (TDMA) technique for
transmitting signals.
GSM was developed using digital technology. It has an ability to carry 64 kbps to 120 Mbps
of data rates.
Presently GSM supports more than one billion mobile subscribers in more than 210 countries
throughout the world.
GSM provides basic to advanced voice and data services including roaming service.
Roaming is the ability to use your GSM phone number in another GSM network.
Listed below are the features of GSM that account for its popularity and wide acceptance.
Improved spectrum efficiency
International roaming
Low-cost mobile sets and base stations (BSs)
High-quality speech
Compatibility with Integrated Services Digital Network (ISDN) and other telephone
company services
Support for new services
CDMA
Code Division Multiple Access is a channel access method used by several radio communication
technologies. It is a digital cellular technology and an example of multiple access. It is generally used
for mobile communication.
Multiple access means that several transmitters can send information simultaneously over a single
communication channel. In this system, different CDMA codes are assigned to different users and the
user can access the whole bandwidth for the entire duration. It optimizes the use of available
bandwidth as it transmits over the entire frequency range and does not limit the user's frequency
range.
Thus, CDMA allows several users to share a band of frequencies without undue interference between
the users. It is used as a access method in many mobile phone standards.
Usage
Categories of CDMA
Technology CDMA is based on GSM operates on the wedge spectrum. it uses both time division
spread-spectrum
multiple access (TDMA) and frequency division multiple access
technology which
makes the optimum (fdma). TDMA provide multi-user access by cutting up the channel into
use of available
different time slice and fdma provides the multi-user access by
bandwidth.
Global reach CDMA is used in GSM is used over 80% of the world network in over 210 countries.
usa and some part of
GSM is used 76% of the users worldwide.
canada and japan.
CDMA is used only
by 24% of the users
worldwide.
Data Transfer CDMA has faster GSM has slower data transfer as compared to CDMA.
Rate data transfer as
compared to GSM.