ECE 201 ch4
ECE 201 ch4
Chapter 4:
Field Effect Transistors/FETs
• Voltage-controlled resistor
JFET Characteristics: VGS=0V
ID is at saturation or maximum,
and is referred to as IDSS.
Usually Vp is the value of
VGS that makes ID=0 and it is
negative; therefore, VDS=|Vp|
JFET Operating Characteristics
Note that at high levels of VDS the JFET reaches a breakdown situation. ID
increases uncontrollably if VDS > VDSmax, and the JFET is likely destroyed.
Voltage-Controlled Resistor
ro
rd 2
VGS
1 As VGS becomes more negative, the resistance (rd)
VP increases.
P-Channel JFETs
• ID eventually drops to 0 A
(when VGS = VGSoff)
Also note that at high levels of VDS the JFET reaches a breakdown
situation: ID increases uncontrollably if VDS > VDSmax.
N-Channel JFET Symbol
JFET Transfer Characteristics
2
V
ID I
DSS 1 V
GS
P
JFET Transfer Curve
2
V
2. Solving for VGS = VGS(off): ID = 0 A ID I
DSS 1 V
GS
P
Electrical
Characteristics
JFET Specification Sheet
Maximum Ratings
Case and Terminal Identification
Testing JFETs
Curve Tracer
A curve tracer displays the ID versus VDS graph for
various levels of VGS.
Depletion-Type
Enhancement-Type
Depletion-Type MOSFET Construction
Depletion mode
Enhancement mode
Depletion Mode Operation (D-MOSFET)
2
V
ID I
DSS 1 V
GS
Note that VGS is now positive
P
p-Channel D-Type MOSFET
D-Type MOSFET Symbols
Specification Sheet
Maximum Ratings
Specification Sheet
Electrical
Characteristics
E-Type MOSFET Construction
The Drain (D) and Source (S) connect to the to n-type regions.
These n-type regions are connected via an n-channel
There is no channel
As VGS increases, ID
increases
1 𝑤
𝑘𝑛 = 𝑘′𝑛
2 𝐿 ⅈ 𝐷 = 2𝑘𝑛 VGS − VT VDS for VDS<<1
ⅈ 𝐷 = 𝑘𝑛 VGS − VT 2
I D k n (VGS VT ) 2
where:
VT = the E-MOSFET
threshold voltage
kn, a constant, can be
determined by using
values at a specific point VDSsat can be calculated using:
and the formula:
I D(ON)
kn VDSsat VGS VT
(VGS(ON) VT) 2
p-Channel E-Type MOSFETs
Maximum Ratings
more…
Specification Sheet
Electrical
Characteristics
Handling MOSFETs
Protection
• Always transport in a static sensitive bag
• Always wear a static strap when handling MOSFETS
• Apply voltage limiting devices between the gate and source,
such as back-to-back Zeners to limit any transient voltage.
VMOS Devices
• Fixed – Bias
• Self-Bias
• Voltage-Divider Bias
•Self-Bias
•Voltage-Divider Bias
•Feedback Configuration
•Voltage-Divider Bias
49
Basic Current Relationships
I G 0A
I D IS
I D k (VGS VT ) 2
50
Fixed-Bias Configuration
VDS VDD I D RD
VS 0V
VC VDS
VG VGS
VGS VGG
51
Self-Bias Configuration
52
Self-Bias Calculations
For the indicated loop, VGS I D R S
To solve this equation:
• Select an ID < IDSS and use the component value of
RS to calculate VGS
• Plot the point identified by ID and VGS. Draw a
line from the origin of the axis to this point.
• Plot the transfer curve using IDSS and
VP (VP = VGSoff in specification sheets) and a few
points such as ID = IDSS / 4 and ID = IDSS / 2 etc.
53
Voltage-Divider Bias
IG = 0 A
ID responds to changes in
VGS.
54
Voltage-Divider Bias Calculations
VG is equal to the voltage across
divider resistor R2:
R 2 VDD
VG
R1 R 2
VGS VG I D R S
55
Voltage-Divider Q-point
Step 1
Plot the line by plotting two points:
•VGS = VG, ID = 0 A
•VGS = 0 V, ID = VG / RS
Step 2
Plot the transfer curve by plotting
IDSS, VP and the calculated values
of ID
Step 3
The Q-point is located where the
line intersects the transfer curve
56
Voltage-Divider Bias Calculations
Using the value of ID at the Q-point, solve for the other variables in the voltage-
divider bias circuit:
VDS VDD I D (R D R S )
VD VDD I D R D
VS I D R S
VDD
I R1 I R2
R1 R 2
57
D-Type MOSFET Bias Circuits
58
Self-Bias
Step 1
Plot line for
•VGS = VG, ID = 0 A
•ID = VG/RS, VGS = 0 V
Step 2
Plot the transfer curve using IDSS, VP and
calculated values of ID
Step 3
The Q-point is located where the line
intersects the transfer curve. Use the ID at
the Q-point to solve for the other variables
in the voltage-divider bias circuit.
These are the same steps used to analyze JFET self-bias circuits.
59
Voltage-Divider Bias
Step 1
Plot the line for
•VGS = VG, ID = 0 A
•ID = VG/RS, VGS = 0 V
Step 2
Plot the transfer curve using IDSS, VP and
calculated values of ID.
Step 3
The Q-point is located where the line intersects
the transfer curve is. Use the ID at the Q-point
to solve for the other variables
in the voltage-divider bias circuit.
60
E-Type MOSFET Bias Circuits
61
Feedback Bias Circuit
IG = 0 A
VRG = 0 V
VDS = VGS
62
Feedback Bias Q-Point
Step 1
Plot the line using
•VGS = VDD, ID = 0 A
•ID = VDD / RD , VGS = 0 V
Step 2
Using values from the specification
sheet, plot the transfer curve with
•VGSTh , ID = 0 A
•VGS(on), ID(on)
Step 3
The Q-point is located where the line
and the transfer curve intersect
Step 4
Using the value of ID at the Q-point,
solve for the other variables in the
bias circuit
63
Voltage-Divider Biasing
R 2 VDD
VG
R1 R 2
VGS VG I D R S
VDS VDD I D ( R S R D )
64
Voltage-Divider Bias Q-Point
Step 1
Plot the line using
•VGS = VG = (R2VDD) / (R1 + R2), ID = 0 A
•ID = VG/RS , VGS = 0 V
Step 2
Using values from the specification sheet, plot the transfer curve
with
•VGSTh, ID = 0 A
•VGS(on) , ID(on)
Step 3
The point where the line and the transfer curve intersect is the Q-
point.
Step 4
Using the value of ID at the Q-point, solve for the other circuit
values.
65
p-Channel FETs
For p-channel FETs the same calculations and graphs are used,
except that the voltage polarities and current directions are reversed.
66
Applications
Voltage-controlled resistor
JFET voltmeter
Timer network
Fiber optic circuitry
MOSFET relay driver
67
4.3: FET Amplifiers AC analysis
Introduction
FETs provide:
68
FET Small-Signal Model
Transconductance
ΔI D
gm
ΔV GS
70
Mathematical Definitions of gm
I D
gm
VGS
2I DSS VGS
gm 1
VP VP
2I DSS
Where VGS =0V g m0
VP
V
g m g m0 1 GS
VP
Where 1 VGS ID
VP I DSS
V ID
g m g m0 1 GS g m0
VP I DSS
For E-MOSFET
71
FET Impedance
Input impedance:
Z i
Output Impedance:
1
Z o rd
y os
where:
VDS
rd VGS constant
I D
yos= admittance parameter listed on FET specification sheets.
72
FET AC Equivalent Circuit
=ro
For E-MOSFET
73
Common-Source (CS) Fixed-Bias Circuit
74
Calculations
Input impedance:
Zi RG
Output impedance:
Zo R D || rd
Zo R D
rd 10RD
Voltage gain:
Vo
Av g m (rd || R D )
Vi
Vo
Av g m R D
Vi rd 10RD
75
Common-Source (CS) Self-Bias Circuit
76
Calculations
Input impedance:
Zi RG
Output impedance:
Zo rd || R D
Zo R D
rd 10RD
Voltage gain:
A v g m (rd || R D )
A v g m R D
rd 10RD
77
Common-Source (CS) Self-Bias Circuit
Removing Cs affects
the gain of the circuit.
78
Calculations
Input impedance:
Zi RG
Output impedance:
Zo R D
rd 10RD
Voltage gain:
Vo gm R D
Av
Vi R RS
1 gmRS D
rd
Vo g R
Av m D rd 10(R D R S )
Vi 1 gm RS
79
Common-Source (CS) Voltage-Divider Bias
This is a common-source
amplifier configuration, so the
input is on the gate and the
output is on the drain.
80
Impedances
Input impedance:
Z i R 1 || R 2
Output impedance:
Zo rd || R D
Zo R D
rd 10RD
Voltage gain:
A v g m (rd || R D )
A v g m R D
rd 10RD
81
Source Follower (Common-Drain) Circuit
In a common-drain amplifier
configuration, the input is on the
gate, but the output is from the
source.
82
Impedances
Input impedance:
Zi RG
Output impedance:
1
Z o rd || R S ||
gm
1
Z o R S || r 10RS
gm d
Voltage gain:
Vo g m (rd || R S )
Av
Vi 1 g m (rd || R S )
Vo gm RS
Av r 10
Vi 1 g m R S d
83
Common-Gate (CG) Circuit
84
Calculations
Input impedance:
r RD
Z i R S || d
1 g m rd
1
Z i R S || r 10RD
gm d
Output impedance:
Zo R D || rd
Voltage gain:
Z o R D rd 10
RD
m D
g R
Vo rd A v g m R D rd 10RD
Av
Vi RD
1
rd
85
D-Type MOSFET AC Equivalent
86
E-Type MOSFET AC Equivalent
87
Common-Source Drain-Feedback
88
Calculations
Input impedance:
R F rd || R D
Zi
1 g m (rd || R D )
RF
Zi R rd || R D , rd 10RD
1 gm R D F
Output impedance:
Zo R F || rd ||R D
Zo R D R F rd || R D , rd 10RD
Voltage gain:
A v g m (R F || rd || R D )
A v g m R D R F rd ||R D ,rd 10RD
89
Common-Source Voltage-Divider Bias
90
Calculations
Input impedance:
Z i R 1 || R 2
Output impedance:
Zo rd || R D
Z o R D rd 10
Voltage gain:
A v g m (rd || R D )
A v g m R D rd 10RD
91
Summary Table
more…
92
Summary Table
93
Troubleshooting
Check the DC bias voltages:
If not correct check power supply, resistors, FET. Also check to ensure
that the coupling capacitor between amplifier stages is OK.
.
Check the AC voltages:
If not correct check FET, capacitors and the loading effect of the next
stage
94
Practical Applications
Three-Channel Audio Mixer
Silent Switching
Phase Shift Networks
Motion Detection System
95
Example-1