SANYO A3-A Chassis Training Manual
SANYO A3-A Chassis Training Manual
SANYO A3-A Chassis Training Manual
COLOURTELEVISION
TRAINING
MANUAL A3-ACHASSIS
A3-ACHASSIS
CIRCUIT
ANALYSIS
CPU’ :M34300N4-622SP
Band Switch :LA791O
System” switch :LA791O
VIF/Chroma :LA7681
-- Vertical Out :LA7837
Power Supply Circuit
REFERENCE
NO.
WM-5200S2
... .,, .
< Contents>
11-2 OFF-Timer L1
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
-1-
B
Page
1-6 VIF Amp lnput(Pin-7 and 8) ............................................................................31
1-7 RF AGC Volume(Pin-9) ....................................................................................... 32
1-8 AGC Filter(Pin-l O).........................................O................................................... 33
1-9 Video Output(Pin-42) ........ ................................................................................ 33
1-10 AFT Coil(Pin-43) .................................................................................4.............. 34
1-11 AFT Output(Pin-44) ........................................................................................... 34
1-12 SIF Input and D.C. Attenuater(Pin-45) . ........................................................... 35
1-13 RF AGC Output(Pin-46) .....................................................................................35
1-14 Video Detector Coil(Pin-47 and 48) . ................................................................ 36
-2-
,., ,,.
Page
5. Function Description ........................................................................................ 63
5-1 Vertical Trigger Input .... ................................................................................ 63
5-2 Ramp Generator ............... ................................................................................63
5-3 One-Shot Circuit .............. . . . . . . . . . . . . . . . . . . 64
. . . . . . . . . . , ..,,..,.,,,0, . . . . . . . . . . . . . . ,, ...,0...,,0. . . . . . . . . .
5-4 Constant Amplitude and Feed Back 0,, 65 ,, .,, . 0, .,,...,. .,, ,,, .,, , ,0.,,,.,! ,,, ,,, ,,, ,,, ,,, ,,, , ,,, ,,, .
0
5-5 Driver Circuit .............................0. . . . . .65 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. ?.!
-3-
[Part 1 CPU and V/S Tuning]
1. System Outline
‘ 1-2 Features
(1) 32-programme function (AV position x 3)
(2) Tuning band switching (3 bands or UHF only )
(3) Manual tuning preset
(4) Fine tuning
(5) Teletext control
(6) Analoguc control (colour,volume, brightncss,contrast, mcrnory)
(7) TV/AV switching
(8) Mute
(9) Off-timer
(10) 48-function remote control
(11) On-screen display
(Programme number, AV,analoguc control data, off-timcr,ctc.)
(12) Special functions
,’ .’,. ,. ........
,., .. .
.,
..’,. . .
,, . .. ., .,’ ‘.
.. ’.,
i
IC701
OEEEl-- M34300N4-
622SP --rEEE1
CPU
Band switching
1C71O ~
n
WA:l’’’LL’
❑
LA791O EEPROM
V-LB 128x8bits
w
V-HB
V-UB
RAM
Tuner 128x8bits
I II
~ Analogue ~ IClol
ROM control VIF/CHROMA
4086x9 LA7681
bits
r+ Vcc +5V
-5-
o
lC.J51 LA7910
12349678
ml
5,6!(
U795
cml
!+?.!5
27K
—
.
I I %71 I
1 UNO
RIW
y#
3
22C+I
3 mm
$CJa
.7A,
—
—
!76
““w2-fri@
3 SKEu Iw
w
R715
r!
.
m 14 x IN
L
1.0. 9
J,m(
:jb 1 R764
-%
mv
t I
!
35 x Wr AFT-IN 0
-W
I II
076 t
293114
(R, S,l, U1
—
W%
TEXT
22K
-L+
55
R741
220
:7JS
—
k-
1 I I * c106
7F2-
In& 77J7 ~’
W
1 n?m
O.dl
0711
253936
[i [ IEE3
:?;; R716
47K
1 1
1
I
L
I I
I
I
---l-m- [ i
I I
-6-
I I —
Blanking output l! llOut Vcc 421Power source (+5V)
—
0
Creen character output
a 2 B
--l
OSC2 41 CRT display OSC output
Line
Blanking
out
output
mute output
2
a
r-l
3 G
4 R
Oscl 401CRT display
-
—
[Isync -391H-sync input
OSC input
—
TV/AV-switch & SCART input 5 P4 Vsync 381V-sync input
Reset input
AFT input
a 7 RESET
clock
output
output
~
Time base signal inputl 9]P50 Xin 341CPU clock input
Colour
Brightness
control
control
signal
signal
a
l-l
11 VDP1
12 VDP2 Pll
.
P12 321Band output
-
—
J
31 Band output
Power switch
A/V switch
output
output
u 17 P71
[181P72
Poo 26
P33
1-l
-
Tuning voltage
Cround
output
a
I-1
19 TEST
20 D/A
1
P32 24
1
P31 23
Key scan input
Ground 21 Vss
~
3
P30 22
(Top view)
-7-
CPU pin descriptions
‘in
’40. Function Description Note
-8-
I
Pin
Not Function Description Note
22
23 Key switch input L:active H>O.7V ~
L(0.4fDD
24
25
26 Key switch scan out & L:active
27 system switch out System switch : See Note 2
L(3V
28 Key switch scan out L:active
29
30 Option switch output L:active L<3V
31 Tuning band output See Note 3
32
33 Skew output H OFF L<0.4VDD
L:ON
34 CPU clock input 4 MHz
ceramic
35 CPU clock output Osc
36 Text control output Clock output
?%.::
37 Text control output Data output H:)2.4V
L:(0,4V
38 CRTmdisplay
vertical sync signal H:}2.4V
L: active L<O.4V
39 CRT display
horizontal sync signal
40 CRT display OSC input
5 MHz OSC
41 CRT display OSC output
42 v~~ 4,5V-5,5V
Pin 26
s-1
L
s-1
L
s-2
H
s-3
H
s-l
L
s-2
L
s-3
H
s-4
H
Pin 31
Pin 32
L
L
-J-
LH
HL
1
Pin 2 L H L H L H L H
-9-
m
This circuit sends the timing signal output from pins 26 to 29 of the CPU to
pins 22 to pin 25. Fig.4 shows the key input circuit.
When a key is pressed, key scan signals are sent to either of pins 22 to pin 25.
The CPU decodes the input key scan signal, judges which key was pressed, and
then performs the operation that corresponds to that key scan signal.
As shown in Fig.5, an option switch is also included in this system.
CPU
22
23
Preset
d Mcrnory
24
Tuning+
TTV’AV
25
H
Prog.(+)
-Disp’ay —
&select
P
Analogue lystcm switch
control control
26 (+) (-)
Fig.4 key matrix
27P
29
Diode
Pil 29 Pil 30
‘1 1 [Sw. Connected Open
I [
-wP’i” 22 1S8
Is’
1 I
CPU pin 18:ground=AV-2,
CPU pin 17:ground=R/C,
off=AV-1
off=no R/C
I
I
J
#
-Io-
,,, ,,. ., .
,,, ,, :., ,.,.,,..’,,‘,,’,’.,’,
,.,
’,..
.,,
.’
,”’.
,,, ,,.,.,,
.,,.
.,,,. ., ....,,. :, ”..
., ,.,.,..
., I
.. . . .
3.Key Functions
CPU pin 17
i I
TV ower
l!V & 24V ----- -------------- --------------------------- -------end-by condition
!! 160 430ms _ 675ms
ii Ims ;
UN
OFF— 1
.
AFT output AFT OFF AFT ON
(PIN 16)
I
I I
CRT display
~!!?!!7!!?!!:!!__K____._L
Stand-by condition
Fig.6 Timing chart for power ON
-11-
ii
C562 R557
160ET : :J
1s1835 !0
0553
2SC536
i J# J [ 11552 r
lK- A r,
. ... m
G
[
-Q-?7R7Q7’2
Fig.7-A
..
470 2SJ?7
.
,3
m
;L?J
,.0!
Lo!..,..
b I L 1 1 1 1 m.,
1 I 1
w
L To Q716
Fig.7-B
With the control system shown in Fig.7-A, when CPU power control pin 17 is at
5 V (high), Q792 (POW. OFF) is ON, the base of Q552 is turned OFF by ground
potential, and Q551 (B4-24V) and Q554 (B6-12V) are cut-off, stopping the 24V and
12V supply to the TV. The power switching circuit, however, refiiains operating
to supply +130V, 15V, etc. Considerable power is thus consumed by this circuit
during stand-by.
This iS improved in the power control circuit shown ill Fig.7_B, ill which the
photocoupler which is inserted in series with the base of Q315 in the switching
circuit goes ON when Q716 is energized, thus sending base current to Q315. Q315
goes ON, grounding the base of the power switching transistor Q313 and stopping
the oscillation of Q312. The power switching circuit does not operate, the~
secondary side outputs of the converter transformer all become zero, and
virtually the only power consumed during stand- by is that of the CPU. This
extremely small power consumption differs considerably from that of Fig. 7-A.
Fig. 8 shows the timing chart for when the power button of the remote control
transmitter is used to turn on the power from the stand-by condition.
-12-
‘c
Iwer ON
160ms - 130ms — 575ms~
CPU power 5v–
source
Ov
~Set 12V 12V [24V)
(24V)
ov–
-B Power 1-
OFF
5v—
‘ower ON
Ov
I AFT ON
AFT SW tch 5V
output
ov–
Mute ON–
OFF
Fig.8
LOFF
-13-
4. CPU Clock Oscillation
(lock oscillation for the CRT display is via an L/C oscillating circuit
connected to pins 40 and 41. TH71O SDT-35 is a thermistor for temperature
compensation with an oscillation frequency of 5 MHz, which is adjusted by
VR71O(3K) to compensate the position of text on the CRT. For text display
(size, type, position, etc.), the blanking signal from pin 1 of the CPU and the
text signal arc synchronized and output to Q641 of the CRT PCB via Q741 and Q742
buffers, and the text symbol is displayed. The reference signal for text
position is made up of the vertical and horizontal sync signals input to CPU pin
39, together with the clock oscillation circuits connected to pins 40 and 41.
To position the text vertically, display begins from the trailing edge of the
vertical sync signal to the nth line of the horizontal sync signal. The value
of n is determined by the CPU program.
Left/right positioning begins from the trailing edge of the horizontal sync
signal to the nth oscillation pulse (pins 40, 41). Here also, the value of n is
determined by the CPU program.
6– 1 Band Switching
The band switching signal is output to CPU pins 31 and 32, Band switching
operates only when the preset button is pressed to set the preset mode. It does
not operate outside the preset mode.
Each time the preset button is pressed, the levels of pins 31 and 32 change as
shown in the table below, cycling through VL-VH-UHF-VL.
The output of pins 31 and 32 alters the output voltage of pins 1, 2, and 7 of
band switching IC LA791O, to switch the tuner’s receiving band.
I CPU I
Band Pin 31 Pin 32
VL L L
VH L H
UHF H L
-14-
,/”....,,”: ‘., ‘,’
,,. ,.
,:. ,
...” ... .
,., ...,,,
,.. .
,.. .
(’
LA7!210
0
1-
Fig.9 Band switch IC
T
L L H
H L H
L H H
H H
I L: less than 0.8V \ -: High impedance
\ H: more than 3V I H: 12V
LA791O in/out level
1I .
LL-1-%- r
CPU UHF VH VL
To T“ UHF 32 31 30 QI Q2 Q3
To T“ VL
-15-
The timing of band switching operations is shown in the figure below,
When the band voltage is switched, tuning voltage pin 20 is completely lowered
and the tuning voltage of the tuner connected to Q785 starts operation from the
minimum level. Linear AFT is also turned off at the same time, and the audio
circuit is muted to cut pulse noise generated during switching.
Band data
c?”-
1 I
Mute
l----+””tc“---l
1 I
I
Tuning
voltage Tu~g voltagc=minimum
+ I
6-2 Tuning
When the preset button on the set is pressed to place it into the preset mode
and onc of the tuning keys is pressed, the tuning voltage of the tuner goes up
or down. The tuning voltage is output to CPU pin 20, from which it passes
through the low pass filter of C789, R790, and R789, and is applied to the tuner
tuning pin via Q785. Muting operates while the tuning kcy is pressed. The
entire tuning voltage range is divided into 16,383 steps. When the button is
pressed, the values change for the first 300 ms as follows: VL=l 5 steps, VH=8
Steps, and UHF=4 Steps. Following this, the tuning voltages change in
proportions of 64 steps/80ms, 64 steps/32rns, and 64 steps/l 6ms respectively.
For VL to go from minimum to maximum voltage, it takes 20 seconds to change
16,383 steps at the rate of 8 steps/10 ms (16383/8 x 0.01s); for VH it takes 40
seconds, and for UHF it takes 80 seconds.
The output of CPU pin 20 is the same as that described in the next section,
6-3 Fine Tuning, in which the waveform is output with the pulse modulated
according to 14-bit digital data for 122Hz with a 500-ns minimum pulse width.
However, the rate of change for output amount differs from that for fine
tuning, with 64 steps/80ms for VL tuning as compared to 4 steps/100ms for VL
fine tuning.
-16-
,.
.’, .,,.
,,... ., ... .,
., .,,. .,. ,,,
The fine tuning key of the remote control changes the tuning voltage output
from CPU pin 20 and applies it to the tuner as shown in the table below,
#
Band Step changes/100ms Min-max time Total steps : 16,383
VL 4 410 sec
VH 2 820 sec
UHF 1 1,640 sec
When the tuning key is pressed, linear AFT goes OFF (CPU pin 16 goes high).
Fine tuning does not operate in the AV mode. In the preset mode, the bar display
on the CRT changes according to the tuning voltage.
In the actual output waveform of the CPU tuning voltage, voltage changes are
repeatedly modulated within a pulse width of 122 Hz and output with a minimum
pulse width of 500ns.
1- 122 Hz(8.2ms) 4
This output passes through the low pass filter C790, C789, and R790 to control
tuning voltage transistor Q785 and change the voltage at the TU pin of the
tuner. The output waveform changes as shown by the broken lines in Fig.12.
7. System Switching
When the system switching key connected to CPU pins 25 to 29 is pressed, the
levels of CPU pins 26 and 27 change sequentially as shown in the table below.
The table shows the conditions when the key input option switch is set to S2
OPEN, S4 OPEN (no diode connected).
CPU LA791O
Pin 26 Pin 27 Pin 2 Pin 7
S1 L L
S2 L H H
S3 H L H
- : High impedance
H: 12V
-17-
The output from pins 26 and 27 is input to pins 3 and 4 of systcm switching IC
351 LA7910. This input changes the levels of LA791O pins 2 and 7 as shown in
the table. When pin 2 is high, Q357 is ON, and AN3565N(SECAM decoder lC) pin 8
is high, the systcm is PAL. When pin 7 is high, Q351 is ON, and AN3565N pin 8 is
grounded, the system is SECAM.
When pins 2 and 7 are both open, AN3565N pin 8 opens and the systcm (PAL or
SECAM) is automatically judged by the lC according to the input signal.
The output waveforms of pins 26 and 27 described above are as shown below.
20nls ———————
5V t-
Pin 26,27= Low level
Ov
n n
~-
2oop Fig,13
Ov
These controls are adjusted by pressing the select key for the desired control
item, then using the -/+ keys.
CPU pin 10 : Volume control output
CPU pin 11 : Colour control output
CPU pin 12 : Brightness control output
CPU pin 13 : Contrast control output
The output that results from pressing the -/+ keys sends a waveform , to the
appropriate pin with the wave form pulse width modulated in up to 65 steps
accord ing to 7-bit data. The frequency is 1 kHz, and the minimum pulse width
is 16 W.
—
The 65 steps that bring this data from minimum to maximum value take abwt
seven seconds. The pulse output that reaches pins 10 to 13 passes through the
low pass filter that is connected to each pin, after which the volume control
output applies DC control to the audio lC, and the colour, brightness, and
contrast control outputs apply DC control to the chroma IC. The control
indications shown below are displayed on the CRT in accordance with the output
level.
through
La GIFig”’5. 0
The control items are switched by pressing the CPU select
COLOUR---BR1GHTNESS---CONTWST---VOLUME--repeatedly,
control is adjusted for whichever control item is displayed on-screen.
key, which cycles
and the level of
,,.,,. ,.. . .;, ‘, :’, ’:,..
,.,.,..
.,
’;.,,’ ,.
‘,
,’.
:.
”;.,.’
,,, ,,
.
1
.,.,,;. ‘., ,,
9. Linear AFT
The AFT circuit and its operation have not changed from previous chassis. In
the A3 chassis, AFT operation is performed by the tuning circuit connected to
)in 43 of IC101 LA7680 and consisting of T131, C131, C132, C133, C134, and L131,
Because the tuner voltage holding accuracy of the voltage synthesizer used in
this chassis is not as high as that of a frequency synthesizer, AFT must be
constantly applied after tuning. However, since errors may occur with AFT
applied when the tuning voltage is changed by changing channels or switching
tuning bands, AFT must be turned off during these operations. Thus for band
switching, the AFT ON/OFF signal is sent to CPU pin 16.
When pin 16 goes high, Q751 goes ON, and AFT operation is stopped by forcefully
grounding the L/C of the AFT tuning circuit at VIF CPU pin 16.
Conversely, when pin 16 is low (0.4 V or less), Q751 goes OFF, and the AFT
circuit of 1C101 operates normally to apply the AFT voltage output (1C101 pin
44) to the tuner AFT pin.
Note The digital AFT circuit is not used in the A3 chassis (CPU pin 8).
CPU pin 18
OFF i ON
> Fim16 s
T+-” (Option switch S8 : ON)
<Option switch S8>
When the option switch is OFF (CPU pin 18 is OFF), two AV inputs are possible.
Switching is then done according to the changes in CPU pin levels that are made
by pressing the TV/AV key on the set, as shown in the table below.
-19-
CPU Pin 5 CPU Pin 18
TV H (5V) H (5V)
AV 1 L (OV) H (5V)
AV 2 H (5V) L (OV)
in eith~r case, the mute signal is output for about 600 ms after the TV/AV key
is pressed to switch modes, in order to prevent noise during switching.
Key 011
-
160ms 430nls
1 z
Mute ON
Mute OFF ~ I
Fig.17
-20-
.,
..’
. I
11-1 Memory
(1) The memory function is used to store the control values for volume, colour,
brightness, and contrast during ordinary TV reception, so they can be read
#
from memory and reproduced during later TV reception by pressing the
normal key of the remote control transmitter.
(2) The tuning voltage, band voltage, and system data are also stored in memory
during preset.
11– 3 Normal
When the normal key is pressed, the control values which have been stored for
volume, colour, brightness, and contrast are read from memory and set
accordingly.
VIF lC pin 30 is high when the horizontal sync signal is normal, and low when
the phase of the horizontal sync signal shifts. Thus pin 30 goes low in the
absence of a sync signal or when horizontal sync deteriorates, muting
transistor Q181 goes OFF, and pin 3 of audio 1C171 AN5265 goes high (12 V), to
set the audio lC volume at minimum and prevent audio output.
-21-
I
5V
Pin 36 clock output Fig.18
. u – Ov
14kHz
Bit
123456
Red
Green
Yellow
Status
p:;”;; Sizi
up
001110 Down
1111”10 Tex~
-22-
i
This CPU is equipped with special functions that allow the set’s initial
condition and subsequent operating conditions to be set. This is not possible,
however, in preset, AV, text, and text-TV-n~ix modes. The descriptions and
setting procedures for these special functions are given below.
You can set the special functions to input the special codes using the special
key and the programme selector of the remote control transmitter.
Code Function
NOTE Special functions are not cancelled when the power is turned off or when
the AC power plug is disconnected from the mains.
Example
Setting Programme Position 15 as a Private Position m
1. Select programme position “ 15“ using the programme selector. s-1
I I
-23-
Watching a Programme in the Private Position :
1. Select the private position (position 15) using the
programme selector .
2. Press and hold the special key of the remote control
transmitter for more than 2.5 seconds. ‘ SP--’ will bc n
displayed on the screen.
3. ]nput special cndc 90 using t hc programme selector
of the rcmo! e control transmitter.
The programnlc in the private position will then ti
appear. Next, press the special key, and “SP90”
will dicappcar.
El
transmitter for more than 2.5 seconds.
(“sP--” will bc displayed on the screen, )
sP-–
-24-
,. .’,
,, .,,
,.,,,.’ i
NOTE: The special functions can also be cancelled by inputting code ()(). When
special functions are cancelled using code 00, the start condition for TV
power is changed to the standby start condition, meaning that the picture
will not appear even when the mains ON/OFF switch is set to the on
position. To turn on the TV set from the standby mode,press power on(off
button of the remote control, Code 00 is input in the same mafiner as code
01.
-25-
Other Special Functions
The start condition for TV power can be changed by inputting code 50 or 51,
Inputting Code 50 :
1.Press and hold the special key for more than 2,5 seconds, and input code 50
using the programrnc selector.
2.Press the memory button on the front control section of the TV set,
NOTE: To return the TV’S power starting condition to its original condition,
input code 51. Code 51 is input in the same manner as that for special
keys.
When installing a ncw CPU, keep in mind that the data of the EEPROM inside the
CPU must be initialized the first time it is used. Usc the following procedure
to initialize.
(1) Connect the antenna to the TV.
(2) install the new CPU.
(3) Turn on the power switch.
(4) Select position 1 using the direct access of the
remote control. sP–—
This completes the initializing procedure, lf you should make a mistake during
this initializing, turn off the power and repeat the procedure from step (3).
Note: Inputting 00 will set the stand-by starting condition, so that when the
main switch is pressed the set will enter stand-by condition and wait for
the power key of the remote control transmitter to be pressed.
inputting 01 will start the TU in whatever condition it was in when the
power was last turned off.
-26-
,,,
,, ,.,
‘,,’.
>:
co
t
I >
az
I f \ I
-27-
ii
o ?.3(
2SC5.J6
L164
k
8?0 0 (7 4,7K w
4
i16 RIAO
2SC536 ~~~>.i 15xF r’ * IK
2
$‘ill C162 C155
1 161 .
.,.,! r,.
16EMI0
KZ
4 m 0.01
R748[J245)
&
)74, !?;;7
220
s 1555 clb3 II
16EM10
R745 R746
180 [K
z
—
Cloo !7137
O1OI
KZ 270K
w
0.01 R138
270K
1 T2iPiIlToT mF “k” ‘m’;<
J3
T102 ‘i’
sTll133xv
1000
I 22
K
Will
x 47 yi 252 ~25 ,
CIO.9 rp J
,k CJ68R
c. I
47R il i-
J
T
0117 T %-L,,
>WJduo
v---%
z
4
.
{I J. I., F )
Rl[o 11]
DJ 0110 w r
270 FOA02- IOA
1
C760 1?OR
M
-. 1. ‘n
10 C?21 222
I ,CEo
Volz l%’ -
14
’28 C271
C.X5 FK
r KZ 2.7
0,01
0,01
t-
R263
22QK r X?o I
R284
680 R?(,4 n}
R2.93 R262 R26 1 390K
12K t
680 4,7K _ +
& ~ ~~:~
if
C272
KZ
0,01 1 111111
Iilr
vR28 I
B-IK
1-
0 ;033
Pm
L-Jm
&
IK EM4.7 VR~II
B-20K
1
R412
t431
I /213J
130
2,7K
C28 0411
KZ ::A;CI-10 ~%::
0.0
..
R28 R420
I*
390 I /2DJ
J
100 I,2K
“’o’ ~
LA7680 CWWM4J OEF J.W4E
I
T
Fig.2 1C101 LA7680 peripheral circuit
-28-
,, .,
,’.
.,
,’
,,.
l. VIF/SIF/AGC
Vcc
OUT <
I
L.ND
Fig.3
Example ceramic
discriminate circuit 15/JH
‘CDA 5.5ME21
MURATA
Mute
30k
*P
Vcc
10k
Mute
Fig.4
-29-
i
Vcc
..
Fig,5
FM DET
OUT
Dc
5V
VR +
Fig.6
-30-
,,, ,. . .“,
..,.,,
,.
,,, .,, ,,, i
I
NFB
R2
IFz
yq
-F 3
R3 -
+
1- /
/
Y
h
Z% *7?%
Vcc
.-
Fig.7
Fig.8
-31-
1-7 RF AGC Volume (Pin 9)
The AGC voltage smoothed by pin 10 (first AGC filter) is again smoothed by the
Cl of the pin 9. The gain control is carried out by this double smoothing.
Cl is used for determining the AGC time constant and should be a polyester film
capacitor. By applying DC current externally to pin 9, the operating point of the
KF AGC AMP can be changed and the RF AGC out signal from pin 46 can be adjusted,
The operating range of the RF AGC amp can vary depending on the value of a
resistor R1 in series with pin 9, However, it should be 100kO. The Cl capacitor
(polyester film capacitor) should be placed as C1OSC as possible to pin 9.
Vcc
b-i” :‘L‘~
lOOk 10k For charging
10k 9 al
VR R1
c1 For charging
VIF
0.01/.s , AMP
/ J
RF AGC
OUT
RF AGC
AMP L
J //
Fig.9
-32-
,, ,, ,,, .
.,, ,,, . .....
,,,.,.,, ;., .
This terminal is
connected to the 10k
base terminal of
the 01 transistor 10k VIDEO
shown on the *) SIG,
previous page. Bias
VIDEO&AUDIO
MUTE
t--l%
Fig.10
~ ‘cc Tvcc
330
VIDEO
lk RI ‘2
500 OUTPUT
i“!l!i
// / / ‘
Fig.11
-33-
1-10 AFT Coil (Pin 43)
The AFT circuit is based on “quadrature detection circuit”. This circuit uses
two signals: one is the CW signal from the video detector and the other is the
signal with a 9~ of phase difference from the pin 43 phase shifter. These two
signals are input to the multiplier for phase detection.
To activate the AFT defeat function, connect the pin to the GND through the RI
resistor, Note that the R1 resistance should bc less than 20kil. The AFT improves
as the Cl value increases. The recommended Cl value should be in the range between
68pF and 10OpF.
The AFT irnprovcs as the Q of the L1 increases. The recommended QO is 90.
C2 is needed to form a sound trap circuit. This circuit prevents the AFT circuit
from muifunctioning. Cl :C2=5: 1 is desired. lf the AFT defeat switch is not used,
RI and C3 arc not required.
I TI Vcc
Bias
1 Cw
15k \
(From VIDEO
> {b ‘ DET COIL)
-x‘ 4,
1.5pF
Fig.12
AFT
DEFEAT
(-3 J_
C2 + -r I
— Vcc - - Vcc
300 RI
-4 67 k
.-
-F% %
*;”” Fig.13
0
1
67 k
R2 1000p
300
H / /
Carrier
Filter
-34-
ii
Vcc
Bias ~
Dc
ATT
5k
5k
21 Q Bias Fig.14
5op
II
~ t
5k
-T- ‘cc
I I
J%7)%0”0”
h
1-13 RF AGC Out (Pin 46)
This pin output is based on emitter-follower circuit. The time constant can bc
determined by external components, R and C. The maximum direct voltage of this pin
is 8V, Select the values of RI and R2 with tuner specification in mind, to
cieterrninc the direct voltage.
Cl is used as a carrier leakage filter capacitor for preventing unpredictable
oscillation. The values of R1, R2 and C2 can determine the RF AGC loop time
constant.
T ‘cc
200 RI
> To Fig,15
30k TUNER
cl R2
T
-35-
1-14 Video Detector Coil (Pins 47 and 48)
The best value for the QO of the video detector coil is about 60. If the value of
damping resistor RI “is incrcascd, better 1.07MHz beating is irnprovcd. At the sanle
time,the video output is degraded quickly in distortion.
The recommended value for damping resistor RI is about 3k0 to 4.7kfl.
?/4
Fig.16
2. Video/Chroma
2-1 Chroma Input and Color Control --alternative pin (Pin 40)
0
..... ...... .. ... ... ......... .. .. . .... .... .. ..... ..... .... ...............
1st B.P.A.
3op
Col %3 : C3
R02
40 01 Q2
R3
@l %2 : Iok
“v /./ z
Rol ~ R1
16k
‘ : 2.2k ~ ‘* / / J /
R2 15k
Color ~ To color
control –%4 ~ c1 control
lop ~ J?:p
1=/ J < ‘v
O.O’lLI :.--.-—-—--— ..... . . ...... .. . . ..... ........
Fig.18
Chroma input and color control circuit
(Pin 40 receives a chroma signal with color control voltage superimposed on. )
-37-
2-3 Contrast Control/Burst Cleaning Coil (Pin 12)
Q +;
& +--Ezl fll R2
9k 9k
68p ~LI j Color Contrast
“
Buff.
%: Control
Contrast R3 2op 2op
Control C2 C3
[: .— ii J$,,
%Lk
O’d.zOO1~
; 4’
to Contrast Control
.. .. ... ..... . . .. . .. .. . . . .. .. ....... . . .... ......
Pin 12 is for rccciving (video/color) contrast control voltage (DC) and a burst
cleaning pin.
f = l/2RjE
To adjust the rcsonancc level, input ACC allowable signal to the chroma input
pin, and change the L1 value while monitoring the pin 14 chroma output. When the
resonance frequency is detected, the amplitude of the chroma output signal is
rcduccd to a minimum level. At this time, the amplitude of the burst signal has
incrcascd to a maximum lCVC1. I 1
(1)PAL standard: The DC voltage level at pin 14 is about 6Vdc (VCC 9V),
..
irrespective of contrast and color control voltages. The chrorna signal is
superimposed on the DC level output signal. Since the maximum supply current of Q1
is 10mA, select the RI value with chroma signal in mind.
-38-
.,.,,,,,, ,
.,. ,.. ,,. ,..
.,
..’,, ,,, ,. .,,,,,,
i
(2)NTSC standard: The DC voltage level is about OV and no chroma signal is output.
The standard R1 value is lkfl.
4
J_ in series with subcarrier
frequent y I ine
J_
0—
Crystal re~nance in
series with subcarrier
T
frequency line
?kz
(a)
I/
(b (b) typex 4.433619 MHz - Kinseki EXOC04
3.579 S45MHZ - Kinseki EXO017
4
6V. Since the ripple rate of the APC reference
C2 ‘1
+ voltage is is about- - 57%, the best ratio of R1/R2 is
1
c1 0.47/.LF R2 0.75. If both of the RI and R2 values arc increased,
O.olp T
m ,
pull-in range is widened.
the pull-in range is narrowed.
If they arc decreased,
Fig.24
2-8 Tint Control (Pin 19)
(1) NTSC standard:
By applying DC voltage to this pin, TINT can be controlled. Since the internal
reference voltage is 1/2vcc, set this pin voltage level to the 1/2vcc.
(2) PAL standard:
The PAL standard stops the internal TINT circuit operation. Even if voltage is
applied to this pin, TINT cannot be controlled, DC voltage apply to thi~ pin
would not affect internal function blocks such as the TINT at all.
-39-
i
LA7680 I ‘‘ o,ol/1 II
R(32 Fig.25
1 680
4Y—
Ro3
680
O.olu -’- %3
J/
The input impedance of both pins is about 16k0. The DC voltage is about 3V DC for
PAL and about 2. 3V DC for NTSC, with the pins left open. The B-Y and R-Y component
should be input to the pins according to this DC voltage.
CO1, C02 and C03 are capacitors for DC shutout. The connecting point between R02
and R03 is connected to the ground through capacitor C03 for reducing noise and
ripple. If noise or ripple is active, demodulator balance is degraded, causing
large carrier leakage.
RO1, R02, R03, and LO1 are needed for 1H delay line matching, The output signal
from pin 14 is divided into two signal components: B-Y and R-Y, VR1 is used for
reducing the original signal by the combined loss of the lH delay line and TO1.
The demodulation output rat io can be changed by modifying R-Y or B-Y signal
component, as shown below.
C(33
I
&
Fig.26
-40-
,,. ii
(2) Generally, the low-pass filter (270Q and 390pF) is connected to the color
●
difference pins for subcarrier filtration. However, it is not always required.
Such an external filter has good effect on spark.
,.6F+T’”+
--i
Z%:*
T
I
Fig.28 -.
Applicable to pills 22 and 23
The above example circuit includes a low-pass filter for spark.
-41-
3, Video Out and Defltw~ion
Fig,29
V.BLK
,-.+
02
-Y
7.25V
i
m FBP(BLK)
The video signal is output to pin 19 through Q3, and D3. By inputting FBP to pin
- 24 through DO1 and RO1, horizontal banking of the video output signal can be
controlled. The FBP signal from pin 24 is taken into the IC by Q1 and Q2
(threshold voltage 7.25V) and used as horizontal banking pulse for chroma signal.
Resistor ROI is used to restrict to less than 10mA the peak current flowing into
pin 24 at the FBP input. Note that FBP is clipped by Q4 at Vcc + VBE point.
The FBP ringing may be superimposed on the video signal (-Y) and cause screen
output distortion. DO1 is a diode used for preventing such a problcm.
The horizontal banking is carried out automatically through D2. At this time, the
24-pin output voltage is about 7.2V (17.5H for NTSC and 21.5H for PAL).
Fig.30
lcc=13mA .... .. . ... .
+
+tiigh B 7.5V
.
r I
RI
+ I Her. OSC
Zener AFC
I
Driver
I
h ??$?
................. ......
Select the R1 value in order for the current flowing into pin 25 not to reach
13n~A.
+B-7.5V #
Rl=
13nlA
-42-
i
3-3 Fly Back Pulse Input, Burst Gate Pulse Output (Pin 26)
Pin 26 serves as a three-functional pin: flyback pulse input, burst gate pulse
output and VCR switch.
..........
Vcc
Fig.31
FBP
Vcc
cl
VCR SW
2.4-3.4V *
pulse
-43-
i
Fig,33
7.5k
25k
tic-l
i
3k
Q4
Q3
2.7k
Fig.34
""""""-"""-"--""""":""-" fl:""""""-""""""'"""""""""""""-"~
Q3 and Q4 forms a comparator using the 1/2 Vcc voltage as the reference voltage.
If the voltage at pin 30 gets below I~ VCC, horizontal synchronization is
considered incomplete. In this case, virtual count-down mode is switched to
nonstandard mode and at the same time horizontal AFC1 control current is doubled,
Therefore, if the external time constant for Din 30 is small. the Dull-in .- time at
4-channel selection is shortened.
However, if the external time constant is too small, the voltage at pin 30 easily
gets low due to electric field effect and noise. The standard mode shows better
stability than the nonstandard mode in electric field effect and noise.
Therefore, the external time constant for pin 30 should be deterrninated, with
electric field effect, noise characteristics, and synchronization troll-in
. speed in
mind. Pin 30 can be used as input pin for channei select signal through transistor
TR1 .
Fig.35
~ “ p~=--- i ~
‘“””.”..”.’”-
.........””..-..31 ........................................................................ ................................~
u
-45-
1)To use the internal 50/60HZ cycle select circuit:
~Vcrtical trigger~
7 225H
accept period
CyCIC r 297H CyCIC
~Vcrtical trigger~
accept period
—.. . ..
aensltlvlcy
. ,.—.,-.
ur pulse
- w +- ~Q5 A2xvf Q8#
7Q2SZ II-J>
Rol
Fig.36
r 4
Input to vertical
(to pin 2 of the
driver
LA7835)
-46-
,., ...
,,
.,, . ,,, ., .,,,
,’ .(,, ‘, ...’., 4 .’ .,,, .,,,. ,, ,,,
,, .,., ,,, ,., ,, ,,. i
As stated above, if the vertical cycle is 1 Ver > 288.5H, the automatic select
circuit selects 50 Hz. lt then narrows the pull-in period as shown below.
lf the
below.
automatic select
~357Hcycle
circuit selects 60 Hz, it sets the pull-in period as shown
=297Hcycle
—
I
I225H cycle
I‘297H cycle
To start the 50Hz fixed mode, apply the voltage lower than O.15V to the pin. In
this mode, the vertical synchronization pull- in period is set as shown below,
~, 269H cycle
1357H cycle
-47-
i
If the standard signal counter advances to’’8”, this system resets the system
using a pulse signal generated by the system divider. (Standard mode)
This counter operate at 1 Vcr=262.5H cycle (60Hz NTSC) and at 1 Vcr=312.5H (50 Hz
PAL). (Auto-trigger mode)
If the nonstandard signal counter advances to’’4”, the systcm is reset by the
trigger pulse generated within the vertical synchronization pull-in period.
(Nonstandard mode) This function works together with the horizontal synchro-
I I
2:8H OH AH ~308H OH i 8H
The horizontal AFC defeat period is an period of the above pulse period and the
vertical synchronization signal period. Therefore, if the vertical synchro-
nization signal period is longer than 8H, the horizontal AFC defeat period becomes
longer as much.
-48-
. ,4...,’:.,
.“. .,. ,’, .,, ./:,. ,,
,,,
..,.’ ,,,
.,
.
“L ,
H
~------ 32 ------”~
R03
Fig.38
Rol
24k R04
/ /
To release the auto-trigger mode, add the clamp circuit in order for the 32 pin
voltage not to get below L7V.
The auto-trigger mode can be released by setting 31 pin voltage level at lower
than 1/2Vcc, as shown below.
Fig.39
Q
~------ 30 -----”””~
lk
Channel select signal
-.
The channel selection by this system requires 4 Ver periods so that the vertical
image adjustment can be completed by the above three functions, To improve the
synchronization signal pull-in speed, pin 30 or pin 32 should be used in the
above-mentioned manner if the channel selection signal is used for this purpose.
That is, both of pin 30 and pin 32 can be used as the release pins for the
auto-trigger mode. ln this case, there will be no problem if voltage is always
applied to pin 32. However, the voltage level at pin 30 should not always be set
to lower than 1/2VCC because the primary function of this pin is to detect a
horizontal synchronization signal. For more information on the pin 30 time
constants, refer to the item dealing with pin 30.
-49-
3-11 Vertical Synchronization Signal Separation Sf3nsitivity EkWing
-<”””””””’’’”CC
J
r
112 “cc
OH
\ ~--- 0“
310.5 H 312H 8H
Fig.40
1Op
( r
d - - —
“-”-~ 0.5 H $@.-
< Vertical synchronization signal s.
Fig.41
-50-
i
M
#
15k
Q2
-JLn~ , f +$
R1
(~
1 4 I
Composite video
C2 R~ signal input
— 7V
T !T
*
............. u /
”.” . .. .. . ..
Fig.42
Set the Cl value to 0.22 to 1uF, and adjust R2 to produce the potential
difference across R1 so that it becomes equal to about 30% of the synchronization
signal. RI is a resistor to supply the driving current for synchronization signal
separation. The value of resistor R1 should be set to supply 300uA when the
potential difference across RI gets to 30% of a synchronization signal.
C2 is used as a high-frequency filter for feeble electric field. The filter
characteristics are determined by R1 and C2. Pin 33 is used to keep the black
screen, for example, if no signal is input to video input pin after the TV set is
switched to the video signal input mode ,
-51-
i
=+’4=32fH
J r
E
Sync A AFC 8 Hor Phase Hor J
F @
Sep I C.D. Shifter Driver
I h
L$=l--l”
Fig.44
“ .............-.-. . . ............................
- -
-52-
ii
(1) The AFC1 controls the horizontal OSC block so that the B pulse falls at the
middle of the A pulse signal.
A: Vertical synchronization signal
B: fH (Pulse generated by dividing the horizontal OSC output by 32)
(2) The AFCII controls the phase shifter so that the D pulse falls at the middle
*
of the G pulse signal.
D: Pulse delayed 2 clocks (about 4ps ) after B.
G: FBP pulse delayed by RO1 and CO1.
H AFCI1 output voltage (As H voltage increases, the phase of
signal J is delayed. Otherwise, it is advanced. )
J: Horizontal driver output pulse
-6
AV.y. out = . AVB:ight
7R01 ~
‘1+ 3ok
0
“---””-..24 -———–——
-y. out
35 .." . .... ... ...... .. ..................... ..........-
Rol
VR1
R~z @Z
i ,
JI
+ ‘cm
h
‘ \ V Bright
Fig.45
The DC restoration rate can be changed by using R02 and COI, The rate will be the
highest if the R02 value is set to “infinite”, If the R02 is shorted, the rate
will be lowest.
-53-
3-15 Pedestal Clamping Filter (Pin 36)
Pin 36 is a filter pin for pedestal clamping.
-?
Vcc
3.3k A
Fig.46 ~ z’ c1
lk lk (lpf)
,
+
C2
‘t /
(2.2pF)
The output voltage of pin 36 is about 3.3V at brightness control neutral level.
For transition response during power ON and OFF, two capacitors should be added
externally as shown in the above figure. The ratio of Cl (connected with power
supply)/C2 (connected with the GND) should be 1/2.
R3
> Video controi circuit
10k
C2 J-
~ R2
Rot (S.zk) 15k zz
f
< T 1 J
L
Fig.47
h /,
O.olg
A Cal
(22pF) ?l’: ‘i’=’
Icll”’”1
o
J /
The SCGOUd differential signal is generated from an input Signal t9 pin 37 which
k first differentiated by RO1 and CO1, and again internally by Cl and RI.
The DC voltage from the video tone volume control VRI is transmitted to the video
tone control circuit through RO1, pin 37, R2 and R3.
The neutral level of the video control is about 4V. By changing this voltage
v~ue, the second differential signal can be controlled.
,!
,;
..
$! -54-
,,. , ,..
.,,,., ,.. ,
,,. , ii
.....
#
Fig.48
VR’!YG . .
m
ft + 38
37
/ /
....... .......
If the video tone is set to “sharp” and the pre-shoot and the undershoot of the
-Y output waveform (pin 24) are not equal to each other, connect the coil (LO1) to
the circuit as shown above. Then, adjust the RO1 value so that the pre-shoot and
the undershoot can be equal to each other.
If the video tone is set to “soft”, connect R02 to the circuit.
w
Rot D.L
‘r f’
5k
, R02 RI
Fig.49 z
a7,
R133 5k c1
10pF j 5k
al 2op
z /
#z
RO1, R02 and R03 are matching resistors for delay line.
The standard input level at pin 38 is 0.5Vp-p to 0.8 VP-P. To adjust the input
level, use R02 and R03.
The soft video tone signal is generated by removing high frequency component from
the video signal of pin 38 with the low pass filter (Rl and Cl). The softening can –
be controlled by changing the composition of the flat signal of Q1 and the soft
signal of Q2 with the video tone control voltage from pin 37.
2k
Buffer v A., v <,
213VCC
Fig.50 \ 2op
......................
-55-
[Part 3 Power Supply Circuit]
1. Operation Outline
-56-
,.’ .,.,
When Q513 is switched OFF, the energy stored in the input coil (3)-(7) during the
ON period is supplied to the load side from the output coil through the output
rectification circuit.
At this time, the current flowing in the output coil attenuates as time passes.
Refer to Fig. 2(f).
-57-
.
l—
.-. .—
,CNfl 7C$-3
r ~ ,5,1
CV27
41XQII OOx
Csos
-4%” —
L90!
W&4p ) 1
L.N075CJA
‘E
tERc05-10E
---
-El
A
WI C?m
)019 100CKM
387P 220cC!
a %11 +
e302 ---I *II
6ux3. 9
L502 g[~
LOWO:
, LCOU 3s[1
,Esl
,LC424 S.6M ,EOQ44.3
051!
2SA6LJ8 --#
Cso I
Rso 1
I /2uJ
220K I
i x“
&, A
F501
2.5A
It
1 250VT
. ..-
CS32
3 400KM
. .-
.,.
8,
A
— 4
i
ij;:~,w,.>~
470 2%2 7
.....
,.. i
,
1
II
It
t
~“”ge
(a) Converter transformer T511
Voltage between (3) and (7)
#
11
11
1,
,,
1,
II
II
,,
~Dc=o
11
11
1,
,-
1 I 1 I
,1
1 ,1 t
,,
ii
11
,: t
11
11 0
,
1
1 Output voltage
(e) Converter transformer T511 1 DC=O
1
Voltage between (9) and (10) 1
1
1
I
- II I
1 11 I
*,c=o
1 11 ,
(g) VC=ofQ512 I
DC=O
-59-
[Part 4 Vertical Deflection Output IC LA7837]
1. Overview
The LA7837 is the vertical deflection output device designed for usc with colour
televisions monitors and displays. It incorporate a builtin ramp generator circuit,
constant vertical amplitude function for 50/60 Hz operation, thermal protection
circuit and pump-up circuit. The LA7837 provides deflection current up to 1,8 Ap-p.
This device offer a number of improvements over previous vertical deflection ICs,
resulting in simplified circuit and board design with enhanced performance,
This include:
* Newly dcvclopcd driver functions on-chip which allow the AC/DC feedback loop to
be implemented with a single IC, thus reducing problems with cross talk from the
horizontal signals affecting interlace characteristics, Earlier dcviccs included
the previous stage small-signal processing lC in the AC/DC feedback loop.
Interlacing and vertical jitter problems occurred frequently since the feedback
loop had to physically span two separate devices.
* lrnprovcd noise immunity by treating the vertical trigger input as a pulse signal
rather than as a Iincar signal. This limits the Cffccts of noise, and
particularly horizontal signal noise, even if the noise is induced onto the
-- connection lines from the previous stage lC.
* Built-in driver amplifier so that the gain of the vertical output amplifier is
determined by one device, whereas previously the total gain of the vertical
output stage was the product of the previous stage small-signal processing lC
gain and the gain of the vertical output section. This improvement results in a
major reduction in instability and gain variation problems when different devices
are combined.
* Improved cross-over distortion performance, making these devices particularly
suitable for high-picture quality, large-screen equipment.
* The LA7837 is available in 13-pin SIPS, which include a built-in heat sink.
2. Features
* Low power consumption
* Minimum external parts count
* Stable interlacing and vertical jitter characteristics
* Constant vertical amplitude for both 50 Hz and 60 Hz operation
* Built-in ramp generator, driver circuit and pump-up circuit
* Vertical output circuit with thermal protection
* Low linearity fluctuation with vertical screen size
* Limited output DC bias fluctuation with vertical frequency
-60-
.’, .,,
.,.
13
Vccl &
12V
n1
+ 5of60Hz
+
2 r
1 m+
D.Y.
Vdcd size
Control 2.2 to 4.7
Slgnd In
0.1 pF
7 . ~
z
Verllcal
Trlggor
Fig. 1
-61-
4, Pin Description
Pin
Function
umber Name
“-
lk d
200 0.2
200
36
J
+
1 f
‘k 0.2
-t-t--1 I
*!P
16k
5k 2W
200
lW
— . — —— — — —. . —
o
)
1
00
23 U
4
5
6
)
7 8 9
) ~
10
1
11 12 13
-62-
.’..’,.
5. Functional Description
01
03 04
110
-63-
The current at pin 4 with the recommended peak sawtooth voltage of 1.5V,11F
tantalum capacitor on pin 6, and 60 Hz vertical frequency is given by
Q=CV=IT
IIF X 1.5VP_P =
,,“ * = T 901 A
= l/6oHz
lIF X 1.5VP_P
1- = 75pA
‘- ~ = l/50Hz
i5-3 One-Shot
The one-shot circuit clamps the sawtooth voltage following trigger input, to a
value of 5/12 Vccl. The one-shot period is set by the time constant on pin 3.
By clamping the start of the sawtooth at this voltage, fluctuation of the
sawtooth start voltage by the horizontal components is prevented. This measure
removes the major source of interlace problems, giving the LA7837 excellent
interlace characteristics.
-64-
.,
,.. .
i
-65-
.,, ,.-
., ,,’ .,, ,,. ,-, ,),. :
,, .,:. ,, .,
,., ,’,., .,
,
1,, . ,’
,.,.
,,, ,,, . ,. ..,’ ‘..
S@v o
A14800 NOV/89/500/Sl
SANYO Ektr’ic Co., Ltd.
Printed in Japan