M54/74HC373 M54/74HC533: Hc373 Non Inverting - Hc533 Inverting Octal D-Type Latch With 3 State Output
M54/74HC373 M54/74HC533: Hc373 Non Inverting - Hc533 Inverting Octal D-Type Latch With 3 State Output
M54/74HC373 M54/74HC533: Hc373 Non Inverting - Hc533 Inverting Octal D-Type Latch With 3 State Output
M54/74HC533
OCTAL D-TYPE LATCH WITH 3 STATE OUTPUT
HC373 NON INVERTING - HC533 INVERTING
. HIGH SPEED
. ICC = 4 µA (MAX.) AT TA = 25 °C
HIGH NOISE IMMUNITY
. 15 LSTTL LOADS
SYMMETRICAL OUTPUT IMPEDANCE
(Plastic Package) (Ceramic Package)
. tPLH = tPHL
WIDE OPERATING VOLTAGE RANGE M1R C1R
. VCC (OPR) = 2 V TO 6 V
PIN AND FUNCTION COMPATIBLE
WITH 54/74LS373/533
(Micro Package)
ORDER CODES :
M54HCXXXF1R M74HCXXXM1R
(Chip Carrier)
M74HCXXXB1R M74HCXXXC1R
DESCRIPTION
The M54/74HC373/533 are high speed CMOS of D input data. While the OE input is at low level,
OCTAL LATCH WITH 3-STATE OUTPUTS the eight outputs will be in a normal logic state (high
2
fabricated with in silicon gate C MOS technology. or low logic level) and while high level the outpts will
These ICs achive the high speed operation similar be in a high impedance state.
to equivalent LSTTL while maintaning the CMOS The application designer has a choise of
low power dissipation. combination of inverting and non inverting outputs.
These 8 bit D-Type latches are controlled by a latch The three state output configuration and the wide
enable input (LE) and a output enable input (OE). choise of outline make bus organized system
While the LE input is held at a high level, the Q simple.
outputs will follow the data input precisely or All inputs are equipped with protection circuits
inversely. When the LE is taken low, the Q outputs against discharge and transient excess voltage.
will be latched precisely or inversely at the logic level
HC373 HC533
2/13
M54/M74HC373/533
TRUTH TABLE
INPUTS OUTPUTS
OE LE D Q (HC373) Q (HC533)
H X X Z Z
L L X NO CHANGE * NO CHANGE *
L H L L H
L H H H L
X: DON’T CARE
Z: HIGH IMPEDANCE
*: Q/Q OUTPUTS ARE LATCHED AT THE TIME WHEN THE LE INPUT IS TAKEN LOW LOGIC LEVEL.
LOGIC DIAGRAMS
HC373
HC533
3/13
M54/M74HC373/533
4/13
M54/M74HC373/533
DC SPECIFICATIONS
Test Conditions Value
Symbol Parameter TA = 25 oC -40 to 85 oC -55 to 125 oC Unit
VCC
54HC and 74HC 74HC 54HC
(V)
Min. Typ. Max. Min. Max. Min. Max.
VIH High Level Input 2.0 1.5 1.5 1.5
Voltage 4.5 3.15 3.15 3.15 V
6.0 4.2 4.2 4.2
V IL Low Level Input 2.0 0.5 0.5 0.5
Voltage 4.5 1.35 1.35 1.35 V
6.0 1.8 1.8 1.8
V OH High Level 2.0 1.9 2.0 1.9 1.9
VI =
Output Voltage 4.5 IO=-20 µA 4.4 4.5 4.4 4.4
VIH
V
6.0 or 5.9 6.0 5.9 5.9
4.5 V IL IO=-6.0 mA 4.18 4.31 4.13 4.10
6.0 IO=-7.8 mA 5.68 5.8 5.63 5.60
VOL Low Level Output 2.0 0.0 0.1 0.1 0.1
VI =
Voltage 4.5 IO= 20 µA 0.0 0.1 0.1 0.1
VIH
V
6.0 or 0.0 0.1 0.1 0.1
4.5 V IL IO= 6.0 mA 0.17 0.26 0.33 0.40
6.0 IO= 7.8 mA 0.18 0.26 0.33 0.40
II Input Leakage VI = VCC or GND ±0.1 ±1 ±1 µA
6.0
Current
IOZ 3 State Output 6.0 VI = VIH or VIL ±0.5 ±5.0 ±10 µA
Off State Current VO = VCC or GND
ICC Quiescent Supply 6.0 VI = VCC or GND 4 40 80 µA
Current
5/13
M54/M74HC373/533
6/13
M54/M74HC373/533
7/13
M54/M74HC373/533
8/13
M54/M74HC373/533
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
a1 0.254 0.010
b 0.45 0.018
b1 0.25 0.010
D 25.4 1.000
E 8.5 0.335
e 2.54 0.100
e3 22.86 0.900
F 7.1 0.280
I 3.93 0.155
L 3.3 0.130
Z 1.34 0.053
P001J
9/13
M54/M74HC373/533
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
A 25 0.984
B 7.8 0.307
D 3.3 0.130
e3 22.86 0.900
Q 5.71 0.225
P057H
10/13
M54/M74HC373/533
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
A 2.65 0.104
a1 0.10 0.20 0.004 0.007
a2 2.45 0.096
b 0.35 0.49 0.013 0.019
b1 0.23 0.32 0.009 0.012
C 0.50 0.020
c1 45° (typ.)
D 12.60 13.00 0.496 0.512
E 10.00 10.65 0.393 0.419
e 1.27 0.050
e3 11.43 0.450
F 7.40 7.60 0.291 0.299
L 0.50 1.27 0.19 0.050
M 0.75 0.029
S 8° (max.)
P013L
11/13
M54/M74HC373/533
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
d1 2.54 0.100
d2 0.56 0.022
e 1.27 0.050
e3 5.08 0.200
F 0.38 0.015
G 0.101 0.004
M 1.27 0.050
M1 1.14 0.045
P027A
12/13
M54/M74HC373/533
Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsability for the
consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No
license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned
in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied.
SGS-THOMSON Microelectronics products are not authorized for use ascritical components in life support devices or systems without express
written approval of SGS-THOMSON Microelectonics.
13/13