M54HC259 M74HC259: 8 Bit Addressable Latch
M54HC259 M74HC259: 8 Bit Addressable Latch
M54HC259 M74HC259: 8 Bit Addressable Latch
M74HC259
. HIGH SPEED
. ICC = 4 µA (MAX.) at TA = 25 °C
HIGH NOISE IMMUNITY
. 10 LSTTL LOADS
SYMMETRICAL PROPAGATION DELAYS
(Plastic Package) (Ceramic Package)
. tPLH = tPHL
WIDE OPERATING VOLTAGE RANGE M1R C1R
. VCC (OPR) = 2 V to 6 V
PIN AND FUNCTION COMPATIBLE WITH
54/74LS259
(Micro Package)
ORDER CODES :
M54HC259F1R
(Chip Carrier)
M74HC259M1R
M74HC259B1R M74HC259C1R
DESCRIPTION
The M54/74HC259 is a high speed CMOS 8 BIT
ADDRESSABLE LATCH fabricated in silicon gate
C2MOS technology. It has the same high speed per- PIN CONNECTIONS (top view)
formance of LSTTL combined with true CMOS low
power consumption.
The M54HC259/M74HC259 has single data input
(D) 8 latch outputs (Q0-Q7), 3 address inputs (A, B,
and C), common enable input (E), and a common
CLEAR input. To operate this device as an address-
able latch, data is held on the D input, and the ad-
dress of the latch into which the data is to be entered
is held on the A, B, and C inputs. When ENABLE is
taken low the data flows through to the addresses
output. The data is stored on the positive-going
edge of the ENABLE pulse. All unaddressed latches
will remain unaffected. With ENABLE in the high
state the device is deselected and all latches remain
in their previous state, unaffected by changes on the
data or address inputs. To eliminate the possibility
of entering erroneous data into the latches, the EN-
ABLE should be held high (inactive) while the ad-
dress lines are changing. If ENABLE is held high and
CLEAR is taken low all eight latches are cleared to
the low state. If ENABLE is low all latches except the
addressed latch will be cleared. The addressed
latch will instead follow the D input, effectively imple-
menting a 3-to 8 line decoder.
NC =
All inputs are equipped with protection circuits No Internal
against static discharge and transient excess Connection
voltage.
TRUTH TABLE
INPUTS OUTPUTS OF EACH OTHER
FUNCTION
CLEAR ENABLE ADDRESSED LATCH OUTPUT
H L D Qi0 ADDRESSABLE LATCH
H H Qi0 Qi0 MEMORY
L L D L 8 LINE DEMULTIPLEXER
L H L L CLEAR ALL BITS TO ’L’
D: The level at the data input
Qi0: The level before the indicated steady state input conditions were established, (i = 0, 1, .....,7).
SELECT INPUTS
LATCH ADDRESSED
C B A
L L L Q0
L L H Q1
L H L Q2
L H H Q3
H L L Q4
H L H Q5
H H L Q6
H H H Q7
LOGIC DIAGRAM
2/12
M54/M74HC259
3/12
M54/M74HC259
DC SPECIFICATIONS
4/12
M54/M74HC259
5/12
M54/M74HC259
ENABLE
ENABLE
ENABLE
6/12
M54/M74HC259
ENABLE
ENABLE
7/12
M54/M74HC259
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
a1 0.51 0.020
b 0.5 0.020
b1 0.25 0.010
D 20 0.787
E 8.5 0.335
e 2.54 0.100
e3 17.78 0.700
F 7.1 0.280
I 5.1 0.201
L 3.3 0.130
Z 1.27 0.050
P001C
8/12
M54/M74HC259
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
A 20 0.787
B 7 0.276
D 3.3 0.130
E 0.38 0.015
e3 17.78 0.700
N 10.3 0.406
Q 5.08 0.200
P053D
9/12
M54/M74HC259
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
A 1.75 0.068
a1 0.1 0.2 0.004 0.007
a2 1.65 0.064
b 0.35 0.46 0.013 0.018
b1 0.19 0.25 0.007 0.010
C 0.5 0.019
c1 45° (typ.)
D 9.8 10 0.385 0.393
E 5.8 6.2 0.228 0.244
e 1.27 0.050
e3 8.89 0.350
F 3.8 4.0 0.149 0.157
G 4.6 5.3 0.181 0.208
L 0.5 1.27 0.019 0.050
M 0.62 0.024
S 8° (max.)
P013H
10/12
M54/M74HC259
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX.
d1 2.54 0.100
d2 0.56 0.022
e 1.27 0.050
e3 5.08 0.200
F 0.38 0.015
G 0.101 0.004
M 1.27 0.050
M1 1.14 0.045
P027A
11/12
M54/M74HC259
Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsability for the
consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No
license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned
in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied.
SGS-THOMSON Microelectronics products are not authorized for use ascritical components in life support devices or systems without express
written approval of SGS-THOMSON Microelectonics.
12/12