AD1865
AD1865
AD1865
16 ⴛ FS Audio DAC
AD1865*
FEATURES FUNCTIONAL BLOCK DIAGRAM
Dual Serial Input, Voltage Output DACs (DIP Package)
No External Components Required
–V S
110 dB SNR 1 AD1865 24 +V S
–2– REV. 0
AD1865
ABSOLUTE MAXIMUM RATINGS* *Stresses greater than those listed under “Absolute Maximum Ratings” may cause
VL to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to 6.0 V permanent damage to the device. This is a stress rating only and functional
VS to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to 6.0 V operation of the device at these or any other conditions above those indicated in the
operational section of this specification is not implied. Exposure to absolute
–VS to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . –6.0 V to 0 V maximum rating conditions for extended periods may affect device reliability.
AGND to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 0.3 V
Digital Inputs to DGND . . . . . . . . . . . . . . . . . . . . . –0.3 to VL
Short Circuit Protection . . . . . . . . Indefinite Short to Ground
Soldering (10 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . +300°C
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. WARNING!
Although the AD1865 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
ESD SENSITIVE DEVICE
precautions are recommended to avoid performance degradation or loss of functionality.
PINOUT
ORDERING GUIDE (24-Pin DIP Package)
Temperature Package
Model Range THD+N @ FS Option* –V S 1 24 +VS
AGND 5 20 AGND
*N = Plastic DIP, R = Small Outline IC Package.
AD1865
SJ 6 19 SJ
PIN DESIGNATIONS TOP VIEW
RF 7 (Not to Scale) 18 RF
*Pin 16 has no internal connection; –V L from AD1864 DIP socket can be safely SJ 14 15 AGND
applied.
NC = NO CONNECT
REV. 0 –3–
AD1865
TOTAL HARMONIC DISTORTION + NOISE INTERCHANNEL MIDSCALE MATCHING
Total harmonic distortion plus noise (THD+N) is defined as The midscale matching specification indicates how closely the
the ratio of the square root of the sum of the squares of the am- amplitudes of the output signals of the two channels match
plitudes of the harmonics and noise to the value of the funda- when the twos complement input code representing half scale is
mental input frequency. It is usually expressed in percent. loaded into the input register of both channels. It is expressed in
THD+N is a measure of the magnitude and distribution of lin- mV and is measured with half-scale output signals.
earity error, differential linearity error, quantization error and
noise. The distribution of these errors may be different, depend- FUNCTIONAL DESCRIPTION
ing on the amplitude of the output signal. Therefore, to be most The AD1865 is a complete, monolithic, dual 18-bit audio DAC.
useful, THD+N should be specified for both large (0 dB) and No external components are required for operation. As shown in
small (–20 dB, –60 dB) signal amplitudes. THD+N measure- the block diagram, each chip contains two voltage references,
ments for the AD1865 are made using the first 19 harmonics two output amplifiers, two 18-bit serial input registers and two
and noise out to 30 kHz. 18-bit DACs.
The voltage reference section provides a reference voltage for
SIGNAL-TO-NOISE RATIO each DAC circuit. These voltages are produced by low-noise
The signal-to-noise ratio is defined as the ratio of the amplitude bandgap circuits. Buffer amplifiers are also included. This com-
of the output when a full-scale code is entered to the amplitude bination of elements produces reference voltages that are unaf-
of the output when a midscale code is entered. It is measured fected by changes in temperature and age.
using a standard A-Weight filter. SNR for the AD1865 is mea- The output amplifiers use both MOS and bipolar devices and
sured for noise components out to 30 kHz. incorporate an all NPN output stage. This design technique
produces higher slew rate and lower distortion than previous
CHANNEL SEPARATION techniques. Frequency response is also improved. When com-
Channel separation is defined as the ratio of the amplitude of a bined with the appropriate on-chip feedback resistor, the output
full-scale signal appearing on one channel to the amplitude of op amps convert the output current to output voltages.
that same signal which couples onto the adjacent channel. It is
usually expressed in dB. For the AD1865 channel separation is The 18-bit D/A converters use a combination of segmented de-
measured in accordance with EIAJ Standard CP-307, Section coder and R-2R architecture to achieve consistent linearity and
5.5. differential linearity. The resistors which form the ladder struc-
ture are fabricated with silicon chromium thin film. Laser trim-
D-RANGE DISTORTION ming of these resistors further reduces linearity errors resulting
D-Range distortion is equal to the value of the total harmonic in low output distortion.
distortion + noise (THD+N) plus 60 dB when a signal level of The input registers are fabricated with CMOS logic gates.
–60 dB below full scale is reproduced. D-Range is tested with a These gates allow the achievement of fast switching speeds and
1 kHz input sine wave. This is measured with a standard A-Weight low power consumption, contributing to the low glitch and low
filter as specified by EIAJ Standard CP-307. power dissipation of the AD1865.
–4– REV. 0
Typical Performance Data–AD1865
100
120
CHANNEL SEPARATION – dB
0dB 110
90
THD+N – dB
100
80
90
80
70
0 4 8 12 16
0 4 8 12 16
FREQUENCY – kHz FREQUENCY – kHz
Figure 1. THD+N (dB) vs. Frequency (kHz) Figure 2. Channel Separation (dB) vs. Frequency (kHz)
10
–60dB
THD+N – %
.1
.01
–20dB
0dB
.001
–30 –20 –10 0 10 20 30 40 50 60 70 80 90
TEMPERATURE – °C
100 10
8
90
6
4
80
THD+N – dB
2
THD+N – dB
70 0
–2
60
–4
–6
50
–8
40 –10
0 500 1000 1500 2000 2500 3000 –100 –90 –80 –70 –60 –50 –40 –30 –20 –10 0
LOAD RESISTANCE – Ω INPUT AMPLITUDE – dB
Figure 4. THD+N (dB) vs. Load Resistance (Ω) Figure 5. Gain Linearity (dB) vs. Input Amplitude (dB)
REV. 0 –5–
AD1865–Analog Circuit Consideration
GROUNDING RECOMMENDATIONS As with most linear circuits, changes in the power supplies will
The AD1865 has three ground pins, two labeled AGND and affect the output of the DAC. Analog Devices recommends that
one labeled DGND. AGND, the analog ground pins, are the well regulated power supplies with less than 1% ripple be incor-
“high quality” ground references for the device. To minimize porated into the design of an audio system.
distortion and reduce crosstalk between channels, the analog
ground pins should be connected together only at the analog DISTORTION PERFORMANCE AND TESTING
common point in the system. As shown in Figure 6, the AGND The THD+N figure of an audio DAC represents the amount of
pins should not be connected at the chip. undesirable signal produced during reconstruction and playback
of an audio waveform. The THD+N specification, therefore,
–ANALOG
AD1865
ANALOG
provides a direct method to classify and choose an audio DAC
1 –VS +VS 24
SUPPLY SUPPLY for a desired level of performance. Figure 1 illustrates the typ-
2 TRIM TRIM 23
ical THD+N performance of the AD1865 versus frequency. A
3 MSB MSB 22
load impedance of at least 1.5 kΩ is recommended for best
4 IOUT IOUT 21
THD+N performance.
5 AGND AGND 20
6 SJ SJ 19 Analog Devices tests and grades all AD1865s on the basis of
7 RF RF 18 THD+N performance. During the distortion test, a high-speed
VOUT 8 VOUT VOUT 17 VOUT digital pattern generator transmits digital data to each channel
DIGITAL 9 +VL NC 16 of the device under test. Eighteen-bit data is transmitted at
SUPPLY
10 DR DL 15
705.6 kHz (16 × FS). The test waveform is a 990.5 Hz sine wave
11 LR LL 14
with 0 dB, –20 dB and –60 dB amplitudes. A 4096 point FFT
12 CLK DGND 13
calculates total harmonic distortion + noise, signal-to-noise ratio,
D-Range and channel separation. No deglitchers or MSB trims
DIGITAL
NC = NO CONNECT
COMMON are used in the testing of the AD1865.
the supply voltages which operate the analog portions of the 3 MSB MSB 22
DAC including the voltage references, output amplifiers and 4 IOUT IOUT 21
capacitor. Good engineering practice suggests that the bypass 8 VOUT VOUT 17
board traces. 11 LR LL 14
12 CLK DGND 13
The +VL supply operates the digital portions of the chip includ-
ing the input shift registers and the input latching circuitry. NC = NO CONNECT
This supply should be bypassed to digital common using a
0.1 µF capacitor in parallel with a 10 µF capacitor. +VL oper- Figure 7. Optional THD+N Adjust Circuitry
ates with a +5 V supply. In order to assure proper operation of
the AD1865, –VS must be the most negative power supply volt-
age at all times.
Though separate positive power supply pins are provided for
the analog and digital portions of the AD1865, it is also possible
to use the AD1865 in systems featuring a single +5 V power
supply. In this case, both the +VS and +VL input pins should be
connected to the single +5 V power supply. This feature allows
reduction of the cost and complexity of the system power
supply.
–6– REV. 0
Digital Circuit Considerations–AD1865
CURRENT OUTPUT MODE VOLTAGE OUTPUT MODES
One or both channels of the AD1865 can be operated in current As shown on the block diagram, each channel of the AD1865 is
output mode. IOUT can be used to directly drive an external complete with an I-V converter and a feedback resistor. These
current-to-voltage (I-V) converter. The internal feedback resis- can be connected externally to provide direct voltage output
tor, RF, can still be used in the feedback path of the external I-V from one or both AD1865 channels. Figure 6 shows these con-
converter, thus assuring that RF tracks the DAC over time and nections. IOUT is connected to the Summing Junction, SJ. VOUT
temperature. is connected to the feedback resistor, RF. This implementation
Of course, the AD1865 can also be used in voltage output mode results in the lowest possible component count and achieves the
in order to utilize the onboard I-V converter. specifications shown on the Specifications page while operating
at 16 × FS.
CLK
M L
DL S S
B B
M L
DR S S
B B
LL
LR
>74.1ns
>30ns >30ns
CLK
>40ns >15ns
>40ns >40ns
LL/LR
>15ns INTERNAL DAC INPUT REGISTER
>15ns UPDATED WITH 18 MOST RECENT BITS
>30ns
MSB LSB NEXT
DL/DR 2nd BIT
1st BIT 18th BIT WORD
BITS CLOCKED
TO SHIFT REGISTER
REV. 0 –7–
AD1865
–5V ANALOG SUPPLY +5V ANALOG SUPPLY
SM5813AP/ AD1865
1 APT 28 1 –VS +VS 24
2 27 2 TRIM TRIM 23
10 19 10 DR DL 15 NE5532
11 18 11 LR LL 14
13 OW20 16
14 15
+5V DIGITAL
SUPPLY
18-BIT CD PLAYER DESIGN An NE5532 dual op amp is used to provide the output antialias
Figure 10 illustrates an 18-bit CD player design incorporating filters required for adequate image rejection. One 2-pole filter
an AD1865 D/A converter, an NE5532 dual op amp and the section is provided for each channel. An additional pole is cre-
SM5813 digital filter chip manufactured by NPC. In this de- ated from the combination of the internal feedback resistors
sign, the SM5813 filter transmits left and right digital data to (RF) and the external capacitors C1 and C2. For example, the
both channels of the AD1865. The left and right latch signals, nominal 3 kΩ RF with a 360 pF capacitor for C1 and C2 will
LL and LR, are both provided by the word clock signal place a pole at approximately 147 kHz, effectively eliminating
(WCKO) of the digital filter. The digital filter supplies data at all high frequency noise components.
an 8 × FS oversample rate to each channel.
Low distortion, superior channel separation, low power con-
The digital data is converted to analog output voltages by the sumption and a low parts count are all realized by this simple
output amplifiers on the AD1865. Note that no external compo- design.
nents are required by the AD1865. Also, no deglitching cir-
cuitry is required.
–8– REV. 0
AD1865
MULTICHANNEL DIGITAL KEYBOARD DESIGN In this application, the advantages of choosing the AD1865 are
Figure 11 illustrates how to cascade AD1865’s to add multiple clear. Its flexible digital interface allows the clock and data to be
voices to an electronic musical instrument. In this example, the shared among all DACs. This reduces PC board area require-
data and clock signals are shared between all six DACs. As the ments and also simplifies the actual layout of the board. The low
data representing an output for a specific voice is loaded, the ap- power requirements of the AD1865 (approximately 225 mW) is
propriate DAC is updated. For example, after the 18-bits repre- an advantage in a multiple DAC system where any power advan-
senting the next output value for Voice 4 is clocked out on the tage is multiplied by the number of DACs used. The AD1865
data line, then “Voice 4 Load” is pulled low. This produces a requires no external components, simplifying the design, reduc-
new output for Voice 4. Furthermore, all voices can be returned ing the total number of components required and enhancing
to the same output by pulling all six load signals low. reliability.
+5V ANALOG
SUPPLY
–5V ANALOG
SUPPLY
7 RF RF 18 7 RF RF 18 7 RF RF 18
10 DR DL 15 10 DR DL 15 10 DR DL 15
REV. 0 –9–
AD1865
ADDITIONAL APPLICATIONS –5V ANALOG +5V ANALOG
Figures 12 through 14 show connection diagrams for the AD1865 SUPPLY SUPPLY
and standard digital filter chips from Yamaha, NPC and Sony.
Each figure is an example of cophase operation operating at 8 × AD1865
FS for each channel. The 2-pole Rauch low-pass filters shown in 1 –V
S
+VS 24
Figure 10 can be used with all of the applications shown in this 2 TRIM TRIM 23
LPF
RIGHT
CHANNEL
data sheet. 3 MSB MSB 22 OUTPUT
4 IOUT I 21
OUT
5 AGND AGND 20
YM3434
1 SHL SHR 16 6 SJ SJ 19
LEFT
2 16/18 15 7 R RF 18 LPF CHANNEL
F
OUTPUT
3 ST 14 8 V VOUT 17
OUT
4 V V 13 9 +V NC 16
DD2 SS L
5 BCO 12 10 DR DL 15
6 WCO 11 11 LR LL 14
7 DRO 10 12 CLK DGND 13
8 V DLO 9
DD1
1 GND TEST 40
–5V ANALOG +5V ANALOG
2 TEST TEST 39 SUPPLY +5V DIGITAL SUPPLY
SUPPLY
3 TEST 38
4 TEST 37 AD1865 Figure 12. AD1865 with Yamaha YM3434 Digital Filter
5 36 1 –V +V 24
S S
6
CXD1244S 35 2 TRIM TRIM 23 RIGHT
LPF CHANNEL
7 34 3 MSB MSB 22 OUTPUT
8 4 IOUT IOUT 21
BCKO 33
16.9344 9 5 AGND AGND 20
XIN DATAL 32
MHz
10 V GND 31 6 SJ SJ 19
DD LEFT
11 VDD GND 30 7 R RF 18 LPF CHANNEL
F
OUTPUT
12 DATAR 29 8 V V 17
OUT OUT
13 28 9 +VL NC 16
14 LE/WS 27 10 DR DL 15
15 OUT 16/18 26 11 LR LL 14
16 25 12 CLK DGND 13
17 LFS DPOL 24
18 SONY/12S 23
19 TEST 22
–5V ANALOG +5V ANALOG
20 TEST TEST 21 SUPPLY SUPPLY
AD1865
+5V DIGITAL SUPPLY 1 –V S +VS 24
2 TRIM TRIM 23 RIGHT
LPF CHANNEL
Figure 13. AD1865 with Sony CXD1244s Digital Filter 3 MSB MSB 22 OUTPUT
4 IOUT IOUT 21
–10– REV. 0
AD1865
OTHER DIGITAL AUDIO COMPONENTS AVAILABLE
FROM ANALOG DEVICES
16-BIT
AD1856 16-BIT AUDIO DAC
–VS 1 16-BIT 16 +VS
LATCH DAC Complete, No External Components Required
DGND 2 15 TRIM 0.0025% THD
SERIAL Low Cost
+VL 3 INPUT 14 MSB ADJ
REGISTER 16-Pin DIP or SOIC Package
NC 4 IOUT 13 IOUT Standard Pinout
CLK 5 REF 12 AGND
CONTROL
LOGIC
LE 6 11 SJ
DATA 7 10 RF
NC = NO CONNECT
DATA 7 10 RF
NC = NO CONNECT
REV. 0 –11–
AD1865
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
C1468–8–8/91
24 13
0.580 (14.73)
0.485 (12.32)
PIN 1
1 12
28-Pin SOIC
(R-28) Package
0.708 (18.02)
0.696 (17.67)
28 15
0.299 (7.6)
0.291 (7.39)
0.414 (10.52)
0.398 (10.10)
1 14
0.003 (0.76)
0.02 (0.51)
0.096 (2.44)
0.089 (2.26)
6°
0°
0.050 (1.27) BSC 0.019 (0.49) 0.042 (0.32)
0.01 (0.254) 0.013 (0.32)
0.014 (0.35) 0.009 (0.23)
0.006 (0.15) 0.009 (0.23)
PRINTED IN U.S.A.
–12– REV. 0