M34E04
M34E04
M34E04
Features
512-byte Serial Presence Detect EEPROM
compatible with JEDEC EE1004 specification
Compatible with SMBus serial interface:
up to 1 MHz transfer rate
UFDFPN8 (MC)
2 x 3 mm
November 2014
This is information on a product in full production.
DocID023348 Rev 7
1/32
www.st.com
Contents
M34E04
Contents
1
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Signal description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.1
2.2
2.3
2.4
2.5
2.5.3
Device reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
2.5.4
Power-down conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Device operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
3.1
3.2
3.3
3.4
3.5
3.6
Write operations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
3.7
3.8
2/32
2.5.2
3.6.1
Byte write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
3.6.2
Page write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
3.6.3
Read operations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
3.7.1
3.7.2
3.7.3
Sequential read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
3.7.4
3.8.2
3.8.3
3.8.4
DocID023348 Rev 7
M34E04
Contents
5.1.2
Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
10
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
DocID023348 Rev 7
3/32
3
List of tables
M34E04
List of tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10.
Table 11.
Table 12.
Table 13.
Table 14.
Table 15.
Table 16.
4/32
Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Device Type Identifier Code (DTIC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
DRAM DIMM connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Acknowledge when writing data or defining the write-protection status (instructions
with R/W bit = 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Acknowledge when reading the protection status (instructions with
R/W bit = 1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Operating conditions (for temperature range 8 devices) . . . . . . . . . . . . . . . . . . . . . . . . . . 23
AC measurement conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Input parameters. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Cycling performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Memory cell data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
DC characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
AC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead
2 x 3 mm, data29
Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
DocID023348 Rev 7
M34E04
List of figures
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
8-pin package connections (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Device select code . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Bus protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Write mode sequences in a non write-protected area . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Write cycle polling flowchart using ACK . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Read mode sequences . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Setting the write protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Serial presence detect block diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
AC measurement I/O waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
AC waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Maximum Rbus value versus bus parasitic capacitance (Cbus) for an I2C bus at
maximum frequency fC = 1 MHz . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Maximum Rbus value versus bus parasitic capacitance (Cbus) for an I2C bus at
maximum frequency fc = 400 kHz. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat no lead,
package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
DocID023348 Rev 7
5/32
5
Description
M34E04
Description
The M34E04 is a 512-byte EEPROM device designed to operate the SMBus bus in the
1.7 V - 3.6 V voltage range, with a maximum of 1 MHz transfer rate in the 2.2 V - 3.6 V
voltage range, over the JEDEC defined ambient temperature of 0C / 95C.
The M34E04 includes a 4-Kbit serial EEPROM organized as two pages of 256 bytes each,
or 512 bytes of total memory. Each page is composed of two 128-byte blocks. The device is
able to selectively lock the data in any or all of the four 128-byte blocks. Designed
specifically for use in DRAM DIMMs (Dual Inline Memory Modules) with Serial Presence
Detect, all the information concerning the DRAM module configuration (such as its access
speed, its size, its organization) can be kept write-protected in one or more memory blocks.
The M34E04 device is protocol-compatible with the previous generation of 2-Kbit devices,
M34E02. The page selection method allows commands used with legacy devices such as
M34E02 to be applied to the lower or upper pages of the EEPROM.
Individually locking a 128-byte block may be accomplished using a software write protection
mechanism in conjunction with a high input voltage VHV on input SA0. By sending the
device a specific SMBus sequence, each block may be protected from writes until the write
protection is electrically reversed using a separate SMBus sequence which also requires
VHV on input SA0. The write protection for all four blocks is cleared simultaneously.
Figure 1. Logic diagram
6##
3! 3! 3!
3$!
-%
3#,
7#
633
!)C
6##
7#
3#,
3$!
!)C
1. See the Package mechanical data section for package dimensions, and how to identify pin 1.
6/32
DocID023348 Rev 7
M34E04
Description
Table 1. Signal names
Signal names
Description
Slave address
SDA
Serial data
SCL
Serial clock
WC
Write control
VCC
Supply voltage
VSS
Ground
DocID023348 Rev 7
7/32
31
Signal description
M34E04
Signal description
2.1
2.2
2.3
6##
6##
-%
-%
3! I
633
3! I
633
!IC
2.4
8/32
DocID023348 Rev 7
M34E04
Signal description
2.5
2.5.1
2.5.2
Power-up conditions
The VCC voltage has to rise continuously from 0 V up to the minimum VCC operating voltage
defined in Table 8 and the rise time must not vary faster than 1 V/s.
2.5.3
Device reset
In order to prevent inadvertent write operations during power-up, a power-on reset (POR)
circuit is included. At power-up, the device does not respond to any instruction until VCC
reaches the internal reset threshold voltage (this threshold is lower than the minimum VCC
operating voltage defined in Table 8).
When VCC passes over the POR threshold, the device is reset and enters the Standby
Power mode. However, the device must not be accessed until VCC reaches a valid and
stable VCC voltage within the specified [VCC(min), VCC(max)] range.
In a similar way, during power-down (continuous decrease in VCC), as soon as VCC drops
below the power-on reset threshold voltage, the device stops responding to any instruction
sent to it.
2.5.4
Power-down conditions
During power-down (continuous decrease in VCC), the device must be in Standby Power
mode (mode reached after decoding a Stop condition, assuming that there is no internal
write cycle in progress).
DocID023348 Rev 7
9/32
31
Signal description
M34E04
Figure 4. Bus protocol
3#,
3$!
3$!
)NPUT
3TART
CONDITION
3#,
3$!
-3"
3$!
#HANGE
3TOP
CONDITION
!#+
3TART
CONDITION
3#,
3$!
-3"
!#+
3TOP
CONDITION
!)C
10/32
DocID023348 Rev 7
M34E04
Device operation
Device operation
The device supports the I2C protocol. This is summarized in Figure 4. Any device that sends
data onto the bus is defined to be a transmitter, and any device that reads the data is
defined to be a receiver. The device that controls the data transfer is known as the bus
master, and the other device is known as the slave device. A data transfer can only be
initiated by the bus master, which will also provide the serial clock for synchronization. The
memory device is always a slave in all communication.
3.1
Start condition
Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in
the high state. A Start condition must precede any data transfer command. The device
continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock
(SCL) for a Start condition.
3.2
Stop condition
Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and
driven high. A Stop condition terminates communication between the device and the bus
master. A Read command that is followed by NoAck can be followed by a Stop condition to
force the device into the Standby mode. A Stop condition at the end of a Write command
triggers the internal EEPROM Write cycle.
3.3
3.4
Data input
During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock
(SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge
of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock
(SCL) is driven low.
3.5
Memory addressing
To start a communication between the bus master and the slave device, the bus master
must initiate a Start condition. Following this, the bus master sends the device select code,
shown in Table 2 (on Serial Data (SDA), most significant bit first).
The Device Type Identifier Code (DTIC) consists of a 4-bit device type identifier, and a 3-bit
slave address (SA2, SA1, SA0). To address the memory array, the 4-bit device type
identifier is 1010b; to access the write-protection settings, it is 0110b.
DocID023348 Rev 7
11/32
31
Device operation
M34E04
Table 2. Device Type Identifier Code (DTIC)
Device type identifier
(1)
Abbr
Select address
(2) (3)
R_W_n
SA0 pin
(4)
b7
b6
b5
b4
b3
b2
b1
b0
Read
RSPD
Write
WSPD
SWP0
VHV
SWP1
VHV
SWP2
VHV
SWP3
VHV
CWP
VHV
RPS0
0, 1 or VHV
(5)
RPS1
0, 1 or VHV
(5)
RPS2
0, 1 or VHV
(5)
RPS3
0, 1 or VHV
SPA0
0, 1 or VHV
(6)
SPA1
0, 1 or VHV
RPA
0, 1 or VHV
(7)
Reserved
1
0
0 or 1
Up to eight memory devices can be connected on a single serial bus. Each one is given a
unique 3-bit code on the slave address (SA2, SA1, SA0) inputs. When the device select
code is received, the device only responds if the slave address is the same as the value on
the slave address (SA2, SA1, SA0) inputs.
The 8th bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.
If a match occurs on the device select code, the corresponding device gives an
acknowledgment on Serial Data (SDA) during the 9th bit time. If the device does not match
the device select code, it deselects itself from the bus, and goes into Standby mode.
12/32
DocID023348 Rev 7
M34E04
3.6
Device operation
Write operations
Following a Start condition, the bus master sends a device select code with the RW bit reset
to 0. The device acknowledges this, as shown in Figure 5, and waits for an address byte.
The device responds to the address byte with an acknowledge bit, and then waits for the
data byte.
When the bus master generates a Stop condition immediately after a data byte Ack bit (in
the 10th bit time slot), either at the end of a Byte write or a Page write, the internal memory
Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal
Write cycle.
During the internal Write cycle, Serial Data (SDA) and Serial Clock (SCL) are ignored, and
the device does not respond to any requests.
3.6.1
Byte write
After the device select code and the address byte, the bus master sends one data byte. If
the addressed location is hardware write-protected, the device replies to the data byte with
NoAck, and the location is not modified. If, instead, the addressed location is not writeprotected, the device replies with Ack. The bus master terminates the transfer by generating
a Stop condition, as shown in Figure 5.
Figure 5. Write mode sequences in a non write-protected area
!#+
"YTE ADDRESS
$ATA IN
27
!#+
$EVICE SELECT
3TART
0AGE 7RITE
!#+
3TOP
$EVICE SELECT
3TART
"YTE 7RITE
!#+
!#+
"YTE ADDRESS
!#+
$ATA IN
$ATA IN
27
!#+
!#+
3TOP
$ATA IN .
3.6.2
!)B
Page write
The Page write mode allows up to 16 bytes to be written in a single Write cycle, provided
that they are all located in the same page in the memory: that is, the most significant
memory address bits are the same. If more bytes are sent than will fit up to the end of the
page, a condition known as roll-over occurs. This should be avoided, as data starts to
become overwritten in an implementation dependent way.
The bus master sends from 1 to 16 bytes of data, each of which is acknowledged by the
device if Write Control (WC) is low. If the addressed location is hardware write-protected,
the device replies to the data byte with NoAck, and the locations are not modified. After
each byte is transferred, the internal byte address counter (the 4 least significant address
DocID023348 Rev 7
13/32
31
Device operation
M34E04
bits only) is incremented. The transfer is terminated by the bus master generating a Stop
condition.
3.6.3
Step 1: the bus master issues a Start condition followed by a device select code (the
first byte of the new instruction).
Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and
the bus master goes back to Step 1. If the device has terminated the internal Write
cycle, it responds with an Ack, indicating that the device is ready to receive the second
part of the instruction (the first byte of this instruction having been sent during Step 1).
Figure 6. Write cycle polling flowchart using ACK
:ULWHF\FOH
LQSURJUHVV
6WDUWFRQGLWLRQ
'HYLFHVHOHFW
ZLWK5:
12
$&.
UHWXUQHG
<(6
)LUVWE\WHRILQVWUXFWLRQ
ZLWK5: DOUHDG\
GHFRGHGE\WKHGHYLFH
12
1H[W
2SHUDWLRQLV
DGGUHVVLQJWKH
PHPRU\
<(6
6HQG$GGUHVV
DQG5HFHLYH$&.
5H6WDUW
6WRS
12
'DWDIRUWKH
:ULWHRSHUDWLRQ
&RQWLQXHWKH
:ULWHRSHUDWLRQ
6WDUW&RQGLWLRQ
<(6
'HYLFHVHOHFW
ZLWK5:
&RQWLQXHWKH
5DQGRP5HDGRSHUDWLRQ
$,G
14/32
DocID023348 Rev 7
M34E04
Device operation
During the internal Write cycle, the device disconnects itself from the bus, and writes a copy
of the data from its internal latches to the memory cells. The maximum Write time (tw) is
shown in Table 13, but the typical time is shorter. To make use of this, a polling sequence
can be used by the bus master.
3.7
Read operations
Read operations are performed independently of whether a hardware or software protection
has been set.
The device has an internal address counter which is incremented each time a byte is read.
3.7.1
3.7.2
DocID023348 Rev 7
15/32
31
Device operation
M34E04
Figure 7. Read mode sequences
!#+
$ATA OUT
3TOP
3TART
$EV SELECT
./ !#+
27
!#+
3TART
$EV SELECT
!#+
"YTE ADDRESS
27
!#+
3EQUENTIAL
#URRENT
2EAD
$EV SELECT
./ !#+
$ATA OUT
27
!#+
!#+
$ATA OUT
./ !#+
$ATA OUT .
3TOP
3TART
$EV SELECT
27
!#+
3TART
$EV SELECT
!#+
"YTE ADDRESS
27
!#+
!#+
$EV SELECT
3TART
3EQUENTIAL
2ANDOM
2EAD
!#+
3TART
2ANDOM
!DDRESS
2EAD
3TOP
#URRENT
!DDRESS
2EAD
!#+
$ATA OUT
27
./ !#+
3TOP
$ATA OUT .
3.7.3
!)B
Sequential read
This operation can be used after a Current address read or a Random address read. The
bus master does acknowledge the data byte output, and sends additional clock pulses so
that the device continues to output the next byte in sequence. To terminate the stream of
bytes, the bus master must not acknowledge the last byte, and must generate a Stop
condition, as shown in Figure 1.
The output data comes from consecutive addresses, with the internal address counter
automatically incremented after each byte output. After the last memory address, the
address counter rolls-over, and the device continues to output data from memory address
00h.
3.7.4
16/32
DocID023348 Rev 7
M34E04
Device operation
Note:
The seven most significant bits of the device select code of a Random Read (in the 1st and
3rd bytes) must be identical.
3.8
Block 1 = memory addresses 0x80 to 0xFF (decimal 128 to 255), page address = 0
Block 3 = memory addresses 0x80 to 0xFF (decimal 128 to 255), page address = 1
The device has three software commands for setting, clearing, or interrogating the writeprotection status.
The level of write protection (set or cleared), that has been defined using these instructions,
remains defined even after a power cycle.
The DTICs of the SWP, CWP and RPS instructions are defined in Table 2.
"53 !#4)6)49
-!34%2
#/.42/,
"94%
7/2$
!$$2%33
34/0
3.8.1
$!4!
3$! ,).%
"53 !#4)6)49
!#+
!#+
!#+
6!,5%
6!,5%
$/.g4 #!2% $/.g4 #!2%
!)"
DocID023348 Rev 7
17/32
31
Device operation
3.8.2
M34E04
3.8.3
3.8.4
18/32
DocID023348 Rev 7
M34E04
5.1
DIMM position
SA2
SA1
SA0
VSS
VSS
VSS
VSS
VSS
VCC
VSS
VCC
VSS
VSS
VCC
VCC
VCC
VSS
VSS
VCC
VSS
VCC
VCC
VCC
VSS
VCC
VCC
VCC
5.1.1
when the DDR4 DRAM is isolated (not inserted on the PCB motherboard)
DocID023348 Rev 7
19/32
31
5.1.2
M34E04
Table 4. Acknowledge when writing data or defining the write-protection status (instructions
with R/W bit = 0)
Status
Instruction
Ack
Address
Ack
Data byte
Ack
Write cycle
(tW)
Protected
SWPn
NoAck
Not significant
NoAck
Not significant
NoAck
No
CWP
Ack
Not significant
Ack
Not significant
Ack
Yes
Ack
Address
Ack
Data
NoAck
No
SWPn or CWP
Ack
Not significant
Ack
Not significant
Ack
Yes
Ack
Address
Ack
Data
Ack
Yes
Not Protected
20/32
SWPn Status
Instruction
Ack
Address
Ack
Data byte
Ack
Set
RPSn
NoAck
Not significant
NoAck
Not significant
NoAck
Not set
RPSn
Ack
Not significant
NoAck
Not significant
NoAck
DocID023348 Rev 7
M34E04
$2!- MODULE SLOT NUMBER
3!
2PULL
UP
3!
3!
3#, 3$!
3!
3#, 3$!
6##
$2!- MODULE SLOT NUMBER
3!
3!
6##
$2!- MODULE SLOT NUMBER
3!
633
3!
3!
3#, 3$!
3!
6##
$2!- MODULE SLOT NUMBER
3!
3#, 3$!
633
3!
633
$2!- MODULE SLOT NUMBER
3!
3!
3!
3#, 3$!
6##
3!
3!
3#, 3$!
3!
633
$2!- MODULE SLOT NUMBER
3!
3!
3#, 3$!
6##
3!
3!
3#, 3$!
633
3#, LINE
3$! LINE
&ROM THE MOTHERBOARD
)# MASTER CONTROLLER
!)D
1. SA0, SA1 and SA2 are wired at each DRAM module slot in a binary sequence for a maximum of 8 devices.
2. Common clock and common data are shared across all the devices.
DocID023348 Rev 7
21/32
31
Maximum rating
M34E04
Maximum rating
Stressing the device above the rating listed in the absolute maximum ratings table may
cause permanent damage to the device. These are stress ratings only and the device
operation at these conditions or at any other conditions above those indicated in the
operating sections of this specification is not implied. An exposure to absolute maximum
rating conditions for extended periods may affect the device reliability.
Table 6. Absolute maximum ratings
Symbol
Min.
Max.
Unit
-55
130
TSTG
Storage temperature
-65
150
VIO
-0.50
-0.50
11.0
6.5
IOL
20
mA
VCC
Supply voltage
-0.5
6.5
VESD
Parameter
SA0
Others
(1)
3500
22/32
DocID023348 Rev 7
V
(2)
M34E04
DC and AC parameters
DC and AC parameters
This section summarizes the operating and measurement conditions, and the DC and AC
characteristics of the device.
Table 7. Operating conditions (for temperature range 8 devices)
Symbol
VCC
TA
Parameter
Supply voltage
Ambient operating temperature
Min.
Max.
Unit
1.7
3.6
+95
Max.
Unit
Parameter
Min.
Load capacitance
100
pF
50
ns
Input levels
0.2VCC to 0.8VCC
0.3VCC to 0.7VCC
)NPUT AND OUTPUT
4IMING REFERENCE LEVELS
6##
6##
6##
6##
-36
DocID023348 Rev 7
23/32
31
DC and AC parameters
M34E04
Table 9. Input parameters
Parameter (1)
Symbol
Test
condition
Min.
Max.
Unit
CIN
pF
CIN
pF
ZEiL
30
ZEiH
800
ZWCL
WC input impedance
ZWCH
WC input impedance
500
100
ns
tNS
Parameter
Ncycle
Write cycle
endurance
Test condition
Max.
4,000,000
1,200,000
Unit
Write cycle
(1)
Test condition
TA = 55 C
Min.
Unit
200
Year
1. The data retention behavior is checked in production, while the 200-year limit is defined from
characterization and qualification results.
24/32
DocID023348 Rev 7
M34E04
DC and AC parameters
Table 12. DC characteristics
Symbol
Parameter
Min
Max
Unit
ILI
ILO
ICC
mA
(1)
mA
ICC0
ICC1
VIL
-0.45
0.3 VCC
VIH
0.7VCC
VCC+1
10
VCC 2.2 V
VCC
+4.8 V
10
0.4
0.6
0.4
VHV
VOL
VPOR
VPDR
0.7
1.4
(1)
(1)
DocID023348 Rev 7
25/32
31
DC and AC parameters
M34E04
Table 13. AC characteristics
VCC 2.2 V
100 kHz
Parameter
400 kHz
1000 kHz
Unit
Min.
Max.
Min.
Max.
Min.
Max.
10
100
10
400
10
1000
kHz
fSCL
fC
tHIGH
tCHCL
4000
600
260
ns
tCLCH
4700
1300
500
ns
(2)
25
35
25
35
25
35
ms
tLOW
(1)
tTIMEOUT
Clock frequency
(3)
tXH1XH2
1000
20
300
120
ns
tF (3)
tQL1QL2
300
20
300
120
ns
tSU:DAT
tDXCH
250
100
50
ns
tHD:DI
tCLDX
ns
tHD:DAT
tCLQX
200
3450
200
900
350
ns
tSU:STA (4)
tCHDL
4700
600
260
ns
tHD:STA
tDLCL
4000
600
260
ns
tSU:STO
tCHDH
4000
600
260
ns
tBUF
tDHDL
4700
1300
500
ns
ms
100
100
100
tR
tW
tPOFF (3)
tINIT (3)
Write time
Time ensuring a Reset when VCC
drops below VPDR(min)
Time from VCC(min) to the first
command
26/32
DocID023348 Rev 7
M34E04
DC and AC parameters
Figure 11. AC waveforms
6WDUW
FRQGLWLRQ
6WDUW
6WRS
FRQGLWLRQ FRQGLWLRQ
W;/;/
W;+;+
W&+&/
W&/&+
6&/
W'/&/
W;/;/
6'$,Q
W&+'/
W;+;+
6'$
,QSXW
6'$ W';&+
&KDQJH
W&/';
W&+'+
6WRS
FRQGLWLRQ
W'+'/
6WDUW
FRQGLWLRQ
6&/
6'$,Q
W:
W&+'+
W&+'/
:ULWHF\FOH
W&+&/
6&/
W&/49
6'$2XW
W&/4;
'DWDYDOLG
W4/4/
'DWDYDOLG
$,M
DocID023348 Rev 7
27/32
31
DC and AC parameters
M34E04
"US LINE PULL UP RESISTOR L
Figure 12. Maximum Rbus value versus bus parasitic capacitance (Cbus) for an I2C bus at
maximum frequency fC = 1 MHz
6##
4HE 2BUS #BUS TIME CONSTANT
MUST BE BELOW THE NS
TIME CONSTANT LINE REPRESENTED
ON THE LEFT
BUS